US11132148B2 - Semiconductor memory device and a method of operating the same - Google Patents
Semiconductor memory device and a method of operating the same Download PDFInfo
- Publication number
- US11132148B2 US11132148B2 US16/725,510 US201916725510A US11132148B2 US 11132148 B2 US11132148 B2 US 11132148B2 US 201916725510 A US201916725510 A US 201916725510A US 11132148 B2 US11132148 B2 US 11132148B2
- Authority
- US
- United States
- Prior art keywords
- read
- setup information
- storage
- information storage
- information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0668—Interfaces specially adapted for storage systems adopting a particular infrastructure
- G06F3/0671—In-line storage system
- G06F3/0673—Single storage device
- G06F3/0679—Non-volatile semiconductor memory device, e.g. flash memory, one time programmable memory [OTP]
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0602—Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
- G06F3/0604—Improving or facilitating administration, e.g. storage management
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0602—Interfaces specially adapted for storage systems specifically adapted to achieve a particular effect
- G06F3/061—Improving I/O performance
- G06F3/0611—Improving I/O performance in relation to response time
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0628—Interfaces specially adapted for storage systems making use of a particular technique
- G06F3/0655—Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
- G06F3/0659—Command handling arrangements, e.g. command buffers, queues, command scheduling
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/06—Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
- G06F3/0601—Interfaces specially adapted for storage systems
- G06F3/0668—Interfaces specially adapted for storage systems adopting a particular infrastructure
- G06F3/0671—In-line storage system
- G06F3/0673—Single storage device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/20—Initialising; Data preset; Chip identification
Definitions
- Various embodiments of the present disclosure generally relate to an electronic device, and more particularly, to a semiconductor memory device and a method of operating the semiconductor memory device.
- a memory device may have a two-dimensional structure in which memory strings are horizontally arranged on a semiconductor substrate or a three-dimensional structure in which memory strings are vertically stacked on a semiconductor substrate.
- the three-dimensional memory device may be a device which is devised to overcome a limitation in the degree of integration of the two-dimensional memory device and may include a plurality of memory cells which are vertically stacked on a semiconductor substrate.
- Various embodiments of the present disclosure are directed to a semiconductor memory device having an improved operating speed.
- Various embodiments of the present disclosure are directed to a method of operating a semiconductor memory device having an improved operating speed.
- An embodiment of the present disclosure may provide a semiconductor memory device including a memory cell array, a peripheral circuit, an operation information storage, and control logic.
- the memory cell array may include a plurality of memory cells.
- the peripheral circuit may perform a read operation for setup information stored in the memory cell array.
- the operation information storage may store the setup information.
- the control logic may control the read operation performed by the peripheral circuit and a storage operation of the operation information storage.
- the control logic may control the peripheral circuit and the operation information storage such that a storage section in which the operation information storage stores first setup information and a read section in which the peripheral circuit reads second setup information from the memory cell array are at least partially overlapped with each other.
- the memory cell array may include a user area and a reserved area.
- the setup information may be stored in the reserved area.
- the setup information may be stored in the operation information storage during an initialization operation.
- the plurality of memory cells may include nonvolatile memory cells, and the operation information storage may include a volatile memory.
- the control logic may control the operation information storage and the peripheral circuit such that the peripheral circuit starts the read operation for reading the second setup information after a predetermined waiting period has passed from a time when the operation information storage starts storing the first setup information.
- the storage operation and the read operation may be performed such that the storage section for storing the first setup information and the read section for reading the second setup information are at least partially overlapped with each other.
- An embodiment of the present disclosure may provide a semiconductor memory device including a memory cell array, a peripheral circuit, an operation information storage, and control logic.
- the memory cell array may include a plurality of memory cells.
- the peripheral circuit may perform a read operation for setup information stored in the memory cell array.
- the operation information storage may store the setup information.
- the control logic may control the read operation performed by the peripheral circuit and the storage operation of the operation information storage.
- the control logic may control the peripheral circuit and the operation information storage such that a storage section in which the operation information storage stores first setup information and a read section in which the peripheral circuit reads second setup information from the memory cell array are optionally overlapped with each other, based on whether option information about the read operation is stored in the operation information storage.
- the control logic may control operations of the operation information storage and the peripheral circuit such that the storage section in which the operation information storage stores the first setup information and the read section in which the peripheral circuit reads the second setup information from the memory cell array are not overlapped with each other, when the option information about the read operation is not stored in the operation information storage.
- the control logic may control the peripheral circuit to start the read operation of the second setup information after the first setup information is stored in the operation information storage.
- the control logic may control operations of the operation information storage and the peripheral circuit such that the storage section in which the operation information storage stores the first setup information and the read section in which the peripheral circuit reads the second setup information from the memory cell array are overlapped with each other, when the option information about the read operation is stored in the operation information storage.
- the control logic may control the peripheral circuit to start the read operation of the second setup information after a predetermined waiting period has passed from a time when the first setup information starts to be stored in the operation information storage.
- the peripheral circuit may include a read and write circuit configured to read data stored in the memory cell array; and a data output circuit configured to temporarily store the data read from the memory cell array.
- An embodiment of the present disclosure may provide a method of operating a semiconductor memory device including a memory cell array, a data input/output circuit and an operation information storage, the method including a first storage operation of reading setup information stored in a reserved area of the memory cell array and then storing the setup information in the operation information storage, by a first read method where a data storage section storing data, read from the memory cell array, in the operation information storage is separated from a data read section reading subsequent data from the memory cell array; determining whether option information about a read operation is stored in the operation information storage; and a second storage operation of reading the setup information stored in the reserved area of the memory cell array and then storing the information in the operation information storage, by the first read method or a second read method where the data storage section and the data read section are at least partially overlapped with each other, based on the determined result.
- the first storage operation may include reading first setup information from the memory cell array; storing the first setup information in the operation information storage; and reading second setup information from the memory cell array, after the first setup information is stored in the operation information storage.
- the second storage operation may include reading third setup information from the memory cell array; storing the third setup information in the operation information storage; and reading fourth setup information from the memory cell array, after the third setup information is stored in the operation information storage.
- the second storage operation may include reading third setup information from the memory cell array; starting an operation of storing the third setup information in the operation information storage; and determining whether a predetermined waiting period has passed; and starting an operation of reading fourth setup information from the memory cell array when the waiting period has passed.
- FIG. 1 is a block diagram illustrating a storage device.
- FIG. 2 is a block diagram illustrating a semiconductor memory device in accordance with an embodiment of the present disclosure.
- FIG. 3 is a diagram illustrating a memory cell array of FIG. 2 .
- FIG. 4 is a circuit diagram illustrating a memory block of FIG. 3 , in accordance with an embodiment of the present disclosure.
- FIG. 5 is a circuit diagram illustrating a memory block of FIG. 3 , in accordance with an embodiment of the present disclosure.
- FIG. 6 is a circuit diagram illustrating a memory block of FIG. 2 , in accordance with an embodiment of the present disclosure.
- FIG. 7 is a diagram illustrating the storage area of the memory cell array of FIG. 2 .
- FIG. 8 is a diagram illustrating a reserved area of FIG. 7 .
- FIG. 9 is a block diagram illustrating the operation of the semiconductor memory device of FIG. 2 .
- FIG. 10 is a timing diagram illustrating the operation of a general semiconductor memory device.
- FIG. 11 is a timing diagram illustrating the operation of the semiconductor memory device in accordance with an embodiment of the present disclosure.
- FIG. 12 is a flowchart illustrating a method of operating the semiconductor memory device of FIG. 2 in accordance with an embodiment of the present disclosure.
- FIG. 13 is a flowchart illustrating an embodiment of operation S 130 of FIG. 12 .
- FIG. 14 is a flowchart illustrating an embodiment of operation S 150 of FIG. 12 .
- FIG. 15 is a block diagram illustrating a storage device including the semiconductor memory device of FIG. 2 .
- FIG. 16 is a block diagram illustrating an application example of the storage device of FIG. 15 .
- FIG. 17 is a block diagram illustrating a computing system including a storage device described with reference to FIG. 16 .
- FIG. 1 is a block diagram illustrating a storage device 10 .
- the storage device 10 includes a semiconductor memory device 100 and a controller 200 .
- the storage device 10 may communicate with a host 300 .
- the semiconductor memory device 100 includes a memory cell array 110 .
- the memory cell array 110 includes a plurality of memory blocks BLK 1 , BLK 2 , . . . , BLKz.
- the memory controller 200 may control the operation of the semiconductor memory device 100 based on a command received from the host 300 .
- FIG. 2 is a block diagram illustrating a semiconductor memory device 100 in accordance with an embodiment of the present disclosure.
- the semiconductor memory device 100 includes a memory cell array 110 , an address decoder 120 , a read and write circuit 130 , control logic 140 , a voltage generator 150 , a data input/output circuit 160 , and an operation information storage 170 .
- the memory cell array 110 includes a plurality of memory blocks BLK 1 to BLKz.
- the memory blocks BLK 1 to BLKz are coupled to the address decoder 120 through word lines WL.
- the memory blocks BLK 1 to BLKz are coupled to the read and write circuit 130 through bit lines BL 1 to BLm.
- Each of the memory blocks BLK 1 to BLKz includes a plurality of memory cells.
- the memory cells may be nonvolatile memory cells and be formed of nonvolatile memory cells having a vertical channel structure.
- the memory cell array 110 may be formed of a memory cell array having a two-dimensional structure. In an embodiment, the memory cell array 110 may be formed of a memory cell array having a three-dimensional structure.
- Each of the memory cells included in the memory cell array may store at least one bit of data.
- each of the memory cells included in the memory cell array 110 may be a single-level cell (SLC), which may store 1-bit data.
- each of the memory cells included in the memory cell array 110 may be a multi-level cell (MLC), which may store 2-bit data.
- each of the memory cells included in the memory cell array 110 may be a triple-level cell (TLC), which may store 3-bit data.
- each of the memory cells included in the memory cell array 110 may be a quad-level cell, which may store 4-bit data.
- the memory cell array 110 may include a plurality of memory cells each of which stores 5 or more bits of data.
- the memory cell array 110 may include a user area and a reserved area. User data received from the host 300 may be stored in the user area. Data needed to perform the operation of the semiconductor memory device 100 may be stored in the reserved area.
- the reserved area may also be referred to as “content addressable memory (CAM) area”.
- the CAM area may include a plurality of memory cells included in at least one memory block. A memory block corresponding to the CAM area may be a CAM block. The CAM block and the memory block may have the same structure. Setup information of the semiconductor memory device 100 may be stored in the CAM area.
- setting conditions or other information pertaining to a data input/output operation may be stored in the CAM area.
- information about a read and write operation count (P/E Cycle), a bad column address, and a bad block address may be stored in the CAM area.
- option information e.g., program voltage information, read voltage information, erase voltage information, or information about a thickness of a gate oxide layer of a cell, may be stored in the CAM area.
- repair information may be stored in the CAM area. If power is supplied to the semiconductor memory device 100 , information stored in the CAM area is read by the read and write circuit 130 and stored in the operation information storage 170 via the data input/output circuit 160 .
- the control logic 140 may control peripheral circuits, for example, the address decoder 120 , the read and write circuit 130 , the voltage generator 150 , and the data input/output circuit 160 , to perform overall operations on the memory cell array 110 under set conditions based on the information stored in the operation information storage 170 .
- the user area and the reserved area of the memory cell array 110 will be described below with reference to FIG. 7 .
- the address decoder 120 may decode a block address among the received addresses.
- the address decoder 120 may select at least one memory block based on the decoded block address.
- the address decoder 120 may apply a read voltage Vread generated from the voltage generator 150 , to a selected word line of a selected memory block and apply a pass voltage Vpass to the other unselected word lines.
- the address decoder 120 may apply a verify voltage generated from the voltage generator 150 , to a selected word line of a selected memory block, and apply a pass voltage Vpass to the other unselected word lines.
- the address decoder 120 may decode a column address among the received addresses.
- the address decoder 120 may transmit the decoded column address to the read and write circuit 130 .
- the read or program operation of the semiconductor memory device 100 is performed on a page basis. Addresses received in a request for a read or program operation may include a block address, a row address and a column address.
- the address decoder 120 may select one memory block and one word line based on the block address and the row address.
- the column address may be decoded by the address decoder 120 and provided to the read and write circuit 130 .
- the address decoder 120 may include a block decoder, a row decoder, a column decoder, an address buffer, etc.
- the read and write circuit 130 includes a plurality of page buffers PB 1 to PBm.
- the read and write circuit 130 may be operated as a read circuit during a read operation of the memory cell array 110 and as a write circuit during a write operation.
- the page buffers PB 1 to PBm are coupled to the memory cell array 110 through the bit lines BL 1 to BLm.
- the page buffers PB 1 to PBm may continuously supply sensing current to the bit lines coupled to the memory cells, and each page buffer may sense, through a sensing node, a change in the amount of flowing current depending on a programmed state of a corresponding memory cell and latch it as sensing data.
- the read and write circuit 130 is operated in response to a read control signal CTR_R output from the control logic 140 .
- the read and write circuit 130 may sense data of the memory cells and temporarily store read data, and then output data DATA to the input/output circuit 160 .
- the read and write circuit 130 may include a column select circuit or the like as well as the page buffers PB 1 to PBm.
- the control logic 140 may be implemented as hardware, software, or a combination of hardware and software.
- the control logic 140 may be a control logic circuit operating in accordance with an algorithm and/or a processor executing control logic code.
- the control logic 140 is coupled to the address decoder 120 , the read and write circuit 130 , the voltage generator 150 , the data input/output circuit 160 , and the operation information storage 170 .
- the control logic 140 may receive a command CMD and a control signal CTRL through the input/output buffer (not shown) of the semiconductor memory device 100 .
- the control logic 140 may control the overall operation of the semiconductor memory device 100 in response to the control signal CTRL.
- the control logic 140 may output a control signal for controlling the sensing node precharge potential levels of the plurality of page buffers PB 1 to PBm.
- the control logic 140 may control the read and write circuit 130 to perform a read operation, a write operation, or an erase operation of the memory cell array 110 .
- the voltage generator 150 may generate a read voltage Vread and a pass voltage Vpass during a read operation in response to a control signal output from the control logic 140 .
- the voltage generator 150 may generate, for example, a program voltage which is used during a program operation, or an erase voltage which is used during an erase operation.
- the voltage generator 150 may include, so as to generate a plurality of voltages having various voltage levels, a plurality of pumping capacitors configured to receive an internal supply voltage, and may generate a plurality of voltages by selectively enabling the plurality of pumping capacitors under control of the control logic 140 .
- the data input/output circuit 160 may include a plurality of input/output buffers (not shown) for receiving inputted data. During a program operation, the data input/output circuit 160 may receive data DATA to be stored from an external controller (not shown). During a read operation, the data input/output circuit 160 may output data, transmitted from the page buffers PB 1 to PBm included in the read and write circuit 130 , to the external controller.
- the address decoder 120 , the read and write circuit 130 , the voltage generator 150 , and the data input/output circuit 160 are operated as peripheral circuits for driving the memory cell array 110 .
- the address decoder 120 , the read and write circuit 130 , the voltage generator 150 , and the data input/output circuit 160 may function as peripheral circuits for performing a read operation, a write operation, or an erase operation on the memory cell array 110 .
- the peripheral circuits may perform a read operation, a write operation, or an erase operation on the memory cell array 110 under control of the control logic 140 .
- the operation information storage 170 may store data needed to perform the semiconductor memory device 100 .
- the setup information stored in the reserved area of the memory cell array 110 may be stored in the operation information storage 170 .
- the operation information storage 170 may be formed of a volatile memory such as a resistor. Hence, the while no power is supplied to the semiconductor memory device 10 , the operation information storage 170 might not store data.
- the setup information PRM stored in the reserved area of the memory cell array 110 is read and stored in the operation information storage 170 .
- the control logic 140 may control a data read operation of the read and write circuit 130 through a read control signal CTR_R. Furthermore, the control logic 140 may control a data output operation of the data input/output circuit 160 through a data output control signal ENB_D.
- the setup information PRM stored in the operation information storage 170 may be transmitted to the control logic 140 and used for the operation of the semiconductor memory device 100 .
- a read period and a storage period of the setup information PRM may overlap with each other. Therefore, the time it takes to initialize the semiconductor memory device 100 may be reduced. Consequently, the operating speed of the semiconductor memory device 100 may be enhanced.
- FIG. 3 is a diagram illustrating an embodiment of the memory cell array 110 of FIG. 2 .
- the memory cell array 110 may include a plurality of memory blocks BLK 1 to BLKz. Each memory block may have a three-dimensional structure. Each memory block may include a plurality of memory cells stacked on a substrate. The memory cells are arranged in a +X direction, a +Y direction, and a +Z direction. The structure of each memory block is described in more detail with reference to FIGS. 4 and 5 .
- FIG. 4 is a circuit diagram illustrating any one memory block BLKa of memory blocks BLK 1 to BLKz of FIG. 3 , in accordance with an embodiment of the present disclosure.
- the memory block BLKa may include a plurality of cell strings CS 11 to CS 1 m and CS 21 to CS 2 m .
- each of the cell strings CS 11 to CS 1 m and CS 21 to CS 2 m may be formed in a ‘U’ shape.
- m cell strings may be arranged in a row direction (i.e., the +X direction).
- two cell strings are illustrated as being arranged in a column direction (i.e., the +Y direction). However, this illustration is made only for convenience of description, and it will be understood that three or more cell strings may be arranged in the column direction.
- Each of the plurality of cell strings CS 11 to CS 1 m and CS 21 to CS 2 m may include at least one source select transistor SST, first to n-th memory cells MC 1 to MCn, a pipe transistor PT, and at least one drain select transistor DST.
- each of the select transistors SST and DST and the memory cells MC 1 to MCn may have similar structures, respectively.
- each of the select transistors SST and DST and the memory cells MC 1 to MCn may include a channel layer, a tunneling insulating layer, a charge storage layer, and a blocking insulating layer.
- a pillar for providing the channel layer may be provided in each cell string.
- a pillar for providing at least one of the channel layer, the tunneling insulating layer, the charge storage layer, and the blocking insulating layer may be provided in each cell string.
- the source select transistor SST of each cell string is coupled between the common source line CSL and the memory cells MC 1 to MCp.
- source select transistors of cell strings arranged in the same row are coupled to a source select line extending in a row direction, and source select transistors of cell strings arranged in different rows are coupled to different source select lines.
- source select transistors of the cell strings CS 11 to CS 1 m in a first row are coupled to a first source select line SSL 1 .
- Source select transistors of the cell strings CS 21 to CS 2 m in a second row are coupled to a second source select line SSL 2 .
- the source select transistors of the cell strings CS 11 to CS 1 m and CS 21 to CS 2 m may be coupled in common to a single source select line.
- the first to n-th memory cells MC 1 to MCn in each cell string are coupled between the source select transistor SST and the drain select transistor DST.
- the first to n-th memory cells MC 1 to MCn may be divided into first to p-th memory cells MC 1 to MCp and p+1-th to n-th memory cells MCp+1 to MCn.
- the first to p-th memory cells MC 1 to MCp are successively arranged in a direction opposite to the +Z direction and are coupled in series between the source select transistor SST and the pipe transistor PT.
- the p+1-th to n-th memory cells MCp+1 to MCn are successively arranged in the +Z direction and are coupled in series between the pipe transistor PT and the drain select transistor DST.
- the first to p-th memory cells MC 1 to MCp and the p+1-th to n-th memory cells MCp+1 to MCn are coupled to each other through the pipe transistor PT.
- the gates of the first to n-th memory cells MC 1 to MCn of each cell string are coupled to first to n-th word lines WL 1 to WLn, respectively.
- Respective gates of the pipe transistors PT of the cell strings are coupled to a pipeline PL.
- the drain select transistor DST of each cell string is coupled between the corresponding bit line and the memory cells MCp+1 to MCn.
- the cell strings arranged in the row direction are coupled to drain select lines extending in the row direction. Drain select transistors of the cell strings CS 11 to CS 1 m in the first row are coupled to a first drain select line DSL 1 . Drain select transistors of the cell strings CS 21 to CS 2 m in the second row are coupled to a second drain select line DSL 2 .
- Cell strings arranged in the column direction may be coupled to bit lines extending in the column direction.
- cell strings CS 11 and CS 21 in a first column are coupled to a first bit line BL 1 .
- Cell strings CS 1 m and CS 2 m in an m-th column are coupled to an m-th bit line BLm.
- Memory cells coupled to the same word line in cell strings arranged in the row direction form a single page.
- memory cells coupled to the first word line WL 1 among the cell strings CS 11 to CS 1 m in the first row, form a single page.
- Memory cells coupled to the first word line WL 1 among the cell strings CS 21 to CS 2 m in the second row, form another single page.
- drain select lines DSL 1 and DSL 2 are selected, corresponding cell strings arranged in the direction of a single row may be selected.
- a corresponding single page may be selected from among the selected cell strings.
- even bit lines and odd bit lines may be provided in lieu of the first to m-th bit lines BL 1 to BLm.
- Even-numbered cell strings of the cell strings CS 11 to CS 1 m or CS 21 to CS 2 m arranged in the row direction may be coupled to respective even-numbered bit lines.
- Odd-numbered cell strings of the cell strings CS 11 to CS 1 m or CS 21 to CS 2 m arranged in the row direction may be coupled to respective odd-numbered bit lines.
- At least one of the first to n-th memory cells MC 1 to MCn may be used as a dummy memory cell.
- at least one or more dummy memory cells may be provided to reduce an electric field between the source select transistor SST and the memory cells MC 1 to MCp.
- at least one or more dummy memory cells may be provided to reduce an electric field between the drain select transistor DST and the memory cells MCp+1 to MCn.
- the reliability in operation of the memory block BLKa may be increased, while the size of the memory block BLKa may be increased.
- the size of the memory block BLKa may be reduced, but the reliability in operation of the memory block BLKa may be reduced.
- each of the dummy memory cells may have a required threshold voltage.
- program operations may be performed on all or some of the dummy memory cells.
- the dummy memory cells may have required threshold voltages by controlling voltages to be applied to the dummy word lines coupled to the respective dummy memory cells.
- FIG. 5 is a circuit diagram illustrating any one memory block BLKb of the memory blocks BLK 1 to BLKz of FIG. 3 , in accordance with an embodiment of the present disclosure.
- the memory block BLKb may include a plurality of cell strings CS 11 ′ to CS 1 m ′ and CS 21 ′ to CS 2 m ′.
- Each of the cell strings CS 11 ′ to CS 1 m ′ and CS 21 ′ to CS 2 m ′ extends in the +Z direction.
- Each of the cell strings CS 11 ′ to CS 1 m ′ and CS 21 ′ to CS 2 m ′ may include at least one source select transistor SST, first to n-th memory cells MC 1 to MCn, and at least one drain select transistor DST which are stacked on a substrate (not shown) provided in a lower portion of the memory block BLKb.
- the source select transistor SST of each cell string is coupled between the common source line CSL and the memory cells MC 1 to MCn.
- the source select transistors of cell strings arranged in the same row are coupled to the same source select line.
- Source select transistors of the cell strings CS 11 ′ to CS 1 m ′ arranged in a first row may be coupled to a first source select line SSL 1 .
- Source select transistors of the cell strings CS 21 ′ to CS 2 m ′ arranged in a second row may be coupled to a second source select line SSL 2 .
- source select transistors of the cell strings CS 11 ′ to CS 1 m ′ and CS 21 ′ to CS 2 m ′ may be coupled in common to a single source select line.
- the first to n-th memory cells MC 1 to MCn in each cell string are coupled in series between the source select transistor SST and the drain select transistor DST. Gates of the first to n-th memory cells MC 1 to MCn are respectively coupled to first to n-th word lines WL 1 to WLn.
- the drain select transistor DST of each cell string is coupled between the corresponding bit line and the memory cells MC 1 to MCn.
- Drain select transistors of cell strings arranged in the row direction may be coupled to drain select lines extending in the row direction.
- Drain select transistors of the cell strings CS 11 ′ to CS 1 m ′ in the first row are coupled to a first drain select line DSL 1 .
- Drain select transistors of the cell strings CS 21 ′ to CS 2 m ′ in the second row may be coupled to a second drain select line DSL 2 .
- the memory block BLKb of FIG. 5 may have an equivalent circuit similar to that of the memory block BLKa of FIG. 4 except that a pipe transistor PT is excluded from each cell string.
- even bit lines and odd bit lines may be provided in lieu of the first to m-th bit lines BL 1 to BLm.
- Even-numbered cell strings among the cell strings CS 11 ′ to CS 1 m ′ or CS 21 ′ to CS 2 m ′ arranged in the row direction may be coupled to the respective even-numbered bit lines, and odd-numbered cell strings among the cell strings CS 11 ′ to CS 1 m ′ or CS 21 ′ to CS 2 m ′ arranged in the row direction may be coupled to the respective odd-numbered bit lines.
- At least one of the first to n-th memory cells MC 1 to MCn may be used as a dummy memory cell.
- at least one or more dummy memory cells may be provided to reduce an electric field between the source select transistor SST and the memory cells MC 1 to MCn.
- at least one or more dummy memory cells may be provided to reduce an electric field between the drain select transistor DST and the memory cells MC 1 to MCn.
- the reliability in operation of the memory block BLKb may be increased, while the size of the memory block BLKb may be increased.
- the size of the memory block BLKb may be reduced, but the reliability in operation of the memory block BLKb may be reduced.
- each of the dummy memory cells may have a required threshold voltage.
- program operations may be performed on all or some of the dummy memory cells.
- the dummy memory cells may have required threshold voltages by controlling voltages to be applied to the dummy word lines coupled to the respective dummy memory cells.
- FIG. 6 is a circuit diagram illustrating any one memory block BLKc of the memory blocks BLK 1 to BLKz included in the memory cell array 110 of FIG. 2 , in accordance with an embodiment of the present disclosure.
- the memory block BLKc includes a plurality of cell strings CS 1 to CSm.
- the plurality of cell strings CS 1 to CSm may be respectively coupled to a plurality of bit lines BL 1 to BLm.
- Each of the cell strings CS 1 to CSm includes at least one source select transistor SST, first to n-th memory cells MC 1 to MCn, and at least one drain select transistor DST.
- each of the select transistors SST and DST and the memory cells MC 1 to MCn may have similar structures, respectively.
- each of the select transistors SST and DST and the memory cells MC 1 to MCn may include a channel layer, a tunneling insulating layer, a charge storage layer, and a blocking insulating layer.
- a pillar for providing the channel layer may be provided in each cell string.
- a pillar for providing at least one of the channel layer, the tunneling insulating layer, the charge storage layer, and the blocking insulating layer may be provided in each cell string.
- the source select transistor SST of each cell string is coupled between the common source line CSL and the memory cells MC 1 to MCn.
- the first to n-th memory cells MC 1 to MCn in each cell string are coupled between the source select transistor SST and the drain select transistor DST.
- the drain select transistor DST of each cell string is coupled between the corresponding bit line and the memory cells MC 1 to MCn.
- Memory cells coupled to the same word line may form a single page.
- the cell strings CS 1 to CSm may be selected by selecting the drain select line DSL.
- a corresponding single page may be selected from among the selected cell strings.
- even bit lines and odd bit lines may be provided in lieu of the first to m-th bit lines BL 1 to BLm.
- Even-numbered cell strings of the cell strings CS 1 to CSm may be coupled to the respective even-numbered bit lines, and odd-numbered cell strings may be coupled to the respective odd-numbered bit lines.
- FIG. 7 is a diagram illustrating the storage area of the memory cell array 110 of FIG. 2 .
- the memory cell array 110 may include a user area 111 and a reserved area 113 .
- User data received from the host 300 may be stored in the user area 111 .
- data required to perform the operation of the semiconductor memory device 100 may be stored in the reserved area 113 .
- the reserved area may be referred to as “content addressable memory (CAM) area”.
- the CAM area may include a plurality of memory cells included in at least one memory block.
- a memory block corresponding to the CAM area may be a CAM block.
- FIG. 8 is a diagram illustrating the reserved area 113 of FIG. 7 .
- the reserved area 113 may include a plurality of storage areas. To be more specific, the reserved area 113 may include first to N-th information storage areas. Information stored in each storage area may be read by a read and write circuit 130 and then transferred to an operation information storage 170 through a data input/output circuit 160 .
- Each information storage area of the reserved area 113 may be classified by page.
- the first information storage area may correspond to a first page
- the second information storage area may correspond to a second page
- the N-th information storage area may correspond to an N-th page.
- FIG. 9 is a block diagram illustrating the operation of the semiconductor memory device of FIG. 2 .
- FIG. 9 the block diagram for explaining the operation in which data stored in the reserved area 113 is stored in the operation information storage 170 is illustrated.
- FIG. 9 illustrates only a part of the semiconductor memory device 100 of FIG. 2 . That is, among the components illustrated in FIG. 2 , only the reserved area 113 of the memory cell area 110 , the read and write circuit 130 , the control logic 140 , the data input/output circuit 160 and the operation information storage 170 are illustrated in FIG. 9 , and other components are not illustrated.
- the operation information storage 170 may include first to N-th registers.
- the setup information stored in the reserved area 113 is read and stored in the operation information storage 170 .
- the control logic 140 controls the read operation of the read and write circuit 130 through the read control signal CTR_R.
- the read and write circuit 130 sequentially reads the setup information PRMi stored in the reserved area 113 of the memory cell array 110 and then transfers the information to the data input/output circuit 160 , based on the read control signal CTR_R.
- the setup information PRMi read by the read and write circuit 130 is stored in the data input/output circuit 160 .
- the control logic 140 controls the data output operation of the data input/output circuit 160 and the data storage operation of the operation information storage 170 through the data output control signal ENB_D.
- the data input/output circuit 160 outputs the stored setup information PRMi to the data bus D_BUS based on the data output control signal ENB_D outputted from the control logic 140 .
- the operation information storage 170 stores the setup information PRMi outputted to the data bus D_BUS.
- the setup information stored in the first to N-th information storage areas of the reserved area 113 may be stored in the first to N-th registers of the operation information storage 170 .
- FIG. 10 is a timing diagram illustrating the operation of a general semiconductor memory device.
- the ready/busy signal RB is a signal that is outputted via a ready/busy pin (not shown) from the semiconductor memory device 100 to the controller 200 , and indicates whether the semiconductor memory device 100 is in a ready state or a busy state. For instance, when the ready/busy signal RB is in a logic-high state, the controller 200 may recognize that the semiconductor memory device 100 is in the ready state.
- the controller 200 may recognize that the semiconductor memory device 100 is in the busy state.
- FIG. 10 illustrates an embodiment in which the ready/busy signal is in the logic-high state when the semiconductor memory device 100 is in the ready state, and the ready/bush signal is in the logic-low state when the semiconductor memory device 100 is in the busy state.
- the ready/busy signal may be in the logic-low state when the semiconductor memory device 100 is in the ready state, and the ready/bush signal may be in the logic-high state when the semiconductor memory device 100 is in the busy state.
- an initialization operation is started at time t 0 .
- the ready/busy signal is changed into the logic-low state, and the read control signal CTR_R is activated to the logic-high state.
- the read and write circuit 130 reads the first setup information PRM 1 in the reserved area 113 of the memory cell array 110 during the period from t 0 to t 1 .
- the first setup information PRM 1 may be stored in the first information storage area of the reserved area 113 .
- the period from t 0 to t 1 may be a time required to read the first setup information PRM 1 and then store it in the data input/output circuit 160 .
- the read control signal CTR_R is deactivated to the logic-low state and the data output control signal ENB_D is activated to the logic-high state.
- the data input/output circuit 160 outputs the first setup information PRM 1 to the data bus D_BUS, in response to the activated data output control signal ENB_D.
- the first setup information PRM 1 may be composed of a plurality of bits A 1 to Am.
- the operation information storage 170 may store the first setup information PRM 1 outputted to the data bus D_BUS. According to an embodiment, the first setup information PRM 1 may be stored in the first register of the operation information storage 170 .
- the read control signal CTR_R is activated to the logic-high state so as to read the second setup information PRM 2 .
- the read and write circuit 130 reads the second setup information PRM 2 in the reserved area 113 of the memory cell array 110 during the period from t 2 to t 3 . If all of the second setup information PRM 2 is read and stored in the data input/output circuit 160 at time t 3 , the read control signal CTR_R is deactivated to the logic-low state and the data output control signal ENB_D is activated to the logic-high state. During the period from t 3 to t 4 , the data input/output circuit 160 outputs the second setup information PRM 2 to the data bus D_BUS, in response to the activated data output control signal ENB_D.
- the second setup information PRM 2 may be composed of a plurality of bits B 1 to Bm. Meanwhile, in response to the activated data output control signal ENB_D, the operation information storage 170 may store the second setup information PRM 2 outputted to the data bus D_BUS. According to an embodiment, the second setup information PRM 2 may be stored in the second register of the operation information storage 170 .
- the third setup information PRM 3 to the N-th setup information PRMN may also be stored in the operation information storage 170 . If all of the first to N-th setup information PRM 1 to PRMN are stored in the operation information storage 170 at time t 8 , the initialization of the semiconductor memory device 100 may be completed. Thus, the ready/bush signal RB is changed to the logic-high state at time t 8 .
- the initialization time tRST 0 for the period from t 0 to t 8 is required to initialize the semiconductor memory device 100 .
- the read section of the setup information may be separated from the storage section of the setup information.
- the read section of the first setup information PRM 1 is the period from t 0 to t 1
- the storage section of the first setup information PRM 1 is the period from t 1 to t 2
- the read section of the second setup information PRM 2 is the period from t 2 to t 3
- the storage section of the second setup information PRM 2 is the period from t 3 to t 4 .
- the read sections of the setup information might not be overlapped with the storage sections of the setup information, but may be separated in time from the storage sections.
- the read setup information starts to be stored after the setup information has been read, and next setup information starts to be read after the setup information is stored.
- setup information may be stably stored in the operation information storage 170 in the initialization process of the semiconductor memory device 100 .
- a relatively long initialization time tRST 0 is required, which may be a factor for reducing the operating speed of the semiconductor memory device 100 .
- the read section and the storage section of the setup information overlap with each other. Therefore, the time it takes to initialize the semiconductor memory device 100 may be reduced. Consequently, the operating speed of the semiconductor memory device 100 may be enhanced.
- FIG. 11 is a timing diagram illustrating the operation of the semiconductor memory device in accordance with an embodiment of the present disclosure.
- FIG. 11 the timing diagram of a ready/bush signal (RB), a read control signal CTR_R, a data output control signal ENB_D and a data bus D_BUS of the semiconductor memory device 100 according to the embodiment of the present disclosure are illustrated. Hereinafter, descriptions for the elements already described with reference to FIG. 10 are not repeated.
- the semiconductor memory device 100 in accordance with an embodiment of the present disclosure When the semiconductor memory device 100 in accordance with an embodiment of the present disclosure is turned on, it is necessary to read the setup information stored in the reserved area 113 into the operation information storage for the purpose of initialization. To this end, the initialization operation is started at time t 10 . To be more specific, at time t 10 , the ready/busy signal is changed into the logic-low state, and the read control signal CTR_R is activated to the logic-high state.
- the read and write circuit 130 reads the first setup information PRM 1 in the reserved area 113 of the memory cell array 110 during the period from t 10 to t 11 .
- the first setup information PRM 1 may be stored in the first information storage area of the reserved area 113 .
- the period from t 10 to t 11 may be a time required to read the first setup information PRM 1 and then store it in the data input/output circuit 160 .
- the read control signal CTR_R is deactivated to the logic-low state and the data output control signal ENB_D is activated to the logic-high state.
- the data input/output circuit 160 outputs the first setup information PRM 1 to the data bus D_BUS, in response to the activated data output control signal ENB_D.
- the first setup information PRM 1 may be composed of a plurality of bits A 1 to Am.
- the operation information storage 170 may store the first setup information PRM 1 outputted to the data bus D_BUS. According to an embodiment, the first setup information PRM 1 may be stored in the first register of the operation information storage 170 .
- the read control signal CTR_R is activated to the logic-high state so as to read the second setup information PRM 2 .
- the read and write circuit 130 In response to the activated read control signal CTR_R, the read and write circuit 130 reads the second setup information PRM 2 in the reserved area 113 of the memory cell array 110 during the period from t 12 to t 13 . If all of the second setup information PRM 2 is read and stored in the data input/output circuit 160 at time t 13 , the read control signal CTR_R is deactivated to the logic-low state and the data output control signal ENB_D is activated to the logic-high state.
- the operation of reading and storing the first setup information PRM 1 and of reading the second setup information PRM 2 may be performed to be substantially equal to the operation of FIG. 10 during the period from t 0 to t 3 .
- the data input/output circuit 160 outputs the second setup information PRM 2 to the data bus D_BUS, and the operation information storage 170 stores the second setup information PRM 2 outputted to the data bus D_BUS.
- the data output control signal ENB_D may be deactivated.
- the read control signal CTR_R is activated at time t 14 after a predetermined waiting period t 0 has passed from time t 13 .
- the read and write circuit 130 reads the third setup information PRM 3 in the reserved area 113 of the memory cell array 110 during the period from t 14 to t 16 .
- time t 14 is ahead of time t 15 at which the second setup information PRM 2 has been stored.
- the operation of storing the second setup information PRM 2 in the operation information storage 170 and the operation of reading the third setup information PRM 3 from the reserved area 113 are simultaneously performed. That is, before the operation of storing the second setup information PRM 2 in the operation information storage 170 is completed, the operation of reading the third setup information PRM 3 from the reserved area 113 is started.
- the data output control signal ENB_D is activated.
- the data input/output circuit 160 outputs the third setup information PRM 3 to the data bus D_BUS, and the operation information storage 170 stores the third setup information PRM 3 outputted to the data bus D_BUS.
- the data output control signal ENB_D may be deactivated.
- the read control signal CTR_R is activated at time t 17 after a predetermined waiting period t 0 has passed from time t 16 .
- the read and write circuit 130 reads the fourth setup information PRM 4 in the reserved area 113 of the memory cell array 110 during the period from t 17 to t 19 .
- the fourth setup information PRM 4 to the N-th setup information PRMN may also be stored in the operation information storage 170 . If all of the first to N-th setup information PRM 1 to PRMN are stored in the operation information storage 170 at time t 23 , the initialization of the semiconductor memory device 100 may be completed. Thus, the ready/bush signal RB is changed to the logic-high state at time t 23 .
- the semiconductor memory device 100 and the method of operating the device according to an embodiment of the present disclosure while the setup information that has been read is stored in the operation information storage 170 , it is possible to start reading the setup information of the next sequence from the reserved area 113 . In this case, if the predetermined waiting period t 0 has elapsed from a time when the setup information has been read, the next setup information is started to be read regardless of whether the operation of storing the setup information has been completed.
- the initialization time tRST 1 of the semiconductor memory device 100 can be reduced.
- the initialization time tRST 1 of FIG. 11 will be relatively shorter than the initialization time tRST 0 of FIG. 10 .
- the semiconductor memory device 100 may be initialized through a shorter initialization time tRST 1 , and consequently the operating speed of the semiconductor memory device 100 is enhanced.
- the first setup information PRM 1 may include set values related to the read operation for reading the memory cell array 110 .
- the set values related to the read operation may include, for example, read voltage information or the like.
- the read operation of the semiconductor memory device 100 may be unstable before the set values related to the read operation are stored in the operation information storage 170 . Therefore, before the set values related to the read operation are stored in the operation information storage 170 (e.g. t 10 to t 12 ), it is possible to stably initialize the semiconductor memory device by configuring such that the storage operation of the setup information is not overlapped with the read section of the next setup information. Thereafter, after the set values related to the read operation are stored in the operation information storage 170 (e.g. t 12 to t 13 ), it is possible to more rapidly initialize the semiconductor memory device by configuring such that the storage operation of the setup information is at least partially overlapped with the read section of the next setup information.
- FIG. 11 illustrates an embodiment in which the set values related to the read operation are included in the first setup information PRM 1 .
- the read operation may be included in the third setup information PRM 3 .
- the storage section of the setup information might not be overlapped with the read section of the next setup information.
- the storage section of the setup information may be at least partially overlapped with the read section of the next setup information.
- FIG. 12 is a flowchart illustrating a method of operating the semiconductor memory device in accordance with an embodiment of the present disclosure.
- the method of operating the semiconductor memory device in accordance with the embodiment of the present disclosure includes operation S 110 of starting the initialization of the semiconductor memory device, operation S 130 of reading the setup information stored in the reserved area 113 of the memory cell array 110 by a first read method and storing the information in the operation information storage, operation S 150 of determining whether option information about the read operation has been stored in the operation information storage, and operation S 170 of reading the setup information stored in the reserved area 113 of the memory cell area 110 by a second read method and storing the information in the operation information storage.
- the semiconductor memory device 100 may change the ready/busy signal RB into a logic-low state, and may start reading the setup information stored in the reserved area 113 of the memory cell array 110 .
- the setup information PRM stored in the reserved area 113 is read by the “first read method” and then stored in the operation information storage.
- the first read method may mean a method in which the storage section for storing the read setup information in the operation information storage 170 is not overlapped with the read section for reading the next setup information.
- the storage section and the read section of the setup information are not overlapped with but are separated from each other in time.
- the option information about the read operation may be the set value related to the read operation. As described above, before the option information about the read operation that is the set value related to the read operation is stored in the operation information storage 170 , the storage operation of the setup information might not be overlapped with the read section of the next setup information to stably initialize the semiconductor memory device 100 . Thus, if the option information about the read operation has not been stored in the operation information storage (S 150 : No), the process proceeds to operation S 130 to perform the read operation and the storage operation of the setup information by the first read method.
- FIG. 11 illustrates an example in which the option information about the read operation is included in the first setup information PRM 1 .
- the setup information PRM stored in the reserved area 113 is read by the first read method and then stored in the operation information storage. That is, based on whether the option information about the read operation is stored in the operation information storage 170 , either of the first read method or the second read method is selected to read the setup information.
- a method of reading the setup information PRM stored in the reserved area 113 by the first read method and storing the information in the operation information storage will be described below in more detail with reference to FIG. 13 .
- the setup information stored in the reserved area 113 of the memory cell array 110 is read by the second read method and then stored in the operation information storage at operation S 170 .
- the “second read method” may mean a method in which the storage section for storing the read setup information in the operation information storage 170 is at least partially overlapped with the read section for reading the next setup information. The method of reading the setup information PRM stored in the reserved area 113 by the second read method and storing the information in the operation information storage will be described below in more detail with reference to FIG. 14 .
- FIG. 13 is a flowchart illustrating an embodiment of operation S 130 of FIG. 12 .
- operation S 130 of FIG. 12 includes operation S 131 of reading the i-th setup information from the reserved area and then storing it in the data input/output circuit, operation S 133 of performing an operation of storing the i-th setup information stored in the data input/output circuit in the operation information storage, and operation S 135 of determining whether the i-th setup information has been stored in the operation information storage. Meanwhile, operation S 130 of FIG. 12 may further include operation 137 of increasing an i value by one, when the option information about the read operation has not been stored in the operation information storage.
- the i value may be determined to be one.
- the read and write circuit 130 may perform the operation of reading the first setup information PRM 1 and storing it in the data input/output circuit 160 .
- the first setup information PRM 1 stored in the data input/output circuit 160 may be stored in the operation information storage 170 .
- operation S 135 it is determined whether the i-th setup information, namely, the first setup information PRM 1 has been stored in the operation information storage 170 . Before the first setup information PRM 1 is stored, the process does not proceed to operation S 150 .
- operation S 150 it is determined whether the option information about the read operation has been stored in the operation information storage (S 150 ).
- FIG. 11 illustrates the example in which the option information about the read operation is included in the first setup information PRM 1 . Since the first setup information PRM 1 is stored in the operation information storage 170 , operation S 130 is terminated.
- the process will proceed to operation S 137 as a result of determination in operation S 150 when only the first setup information PRM 1 is stored in the operation information storage S 137 .
- the i value is increased by one and then the process proceeds to operation S 131 .
- the second setup information PRM 2 will be read. Such an operation will be repeated until the third setup information PRM 3 is stored in the operation information storage 170 .
- the read operation for the next setup information is started after the setup information has been stored in the operation information storage 170 .
- the initialization operation of the semiconductor memory device 100 may be stably carried out.
- FIG. 14 is a flowchart illustrating an embodiment of operation S 170 of FIG. 12 .
- operation S 170 of FIG. 12 includes operation S 171 of reading the j-th setup information from the reserved area and then storing it in the data input/output circuit, operation S 173 of performing an operation of storing the j-th setup information stored in the data input/output circuit in the operation information storage, and operation S 175 of determining whether the j-th setup information is the last setup information.
- operation S 170 of FIG. 12 may further include operation S 177 of determining whether a predetermined waiting period has passed when the j-th setup information is not the last setup information, and operation S 179 of increasing the j value by one when the waiting period has passed.
- the j value may be set to a value that is larger by one than the last i value that has been previously considered according to the first read method. That is, when even the first setup information is stored in the operation information storage 170 by the first read method, the j value may be set to the value of 2.
- the read and write circuit 130 may perform the operation of reading the second setup information PRM 2 and storing it in the data input/output circuit 160 .
- the second setup information PRM 2 stored in the data input/output circuit 160 may be stored in the operation information storage 170 .
- operation S 177 it is determined whether the predetermined waiting period t 0 has passed. To be more specific, at operation S 177 , it is determined whether the waiting period t 0 has passed from time t 13 when the operation of reading the second setup information PRM 2 has been completed. If the waiting period t 0 has not passed (S 177 : No), the determination of operation S 177 can be periodically continued until the waiting period t 0 is passed.
- the operation of storing specific setup information stored in the data input/output circuit in the operation information storage 170 is started at operation S 173 . If the predetermined waiting period t 0 has passed (S 177 : Yes), the operation of reading the next setup information is started regardless of whether the setup information has been stored in the operation information storage 170 . As a result, the initialization operation of the semiconductor memory device 100 may be rapidly carried out.
- FIG. 15 is a block diagram illustrating an embodiment of a storage device including the semiconductor memory device of FIG. 2 .
- the storage device 1000 includes a semiconductor memory device 1300 and a controller 1200 .
- the semiconductor memory device 1300 may have the same configuration and operation as those of the semiconductor memory device described with reference to FIG. 2 . Hereinafter, repetitive explanations are omitted.
- the controller 1200 is coupled to a host Host and the semiconductor memory device 1300 .
- the controller 1200 may access the semiconductor memory device 100 in response to a request from the host Host.
- the controller 1200 may control read, program, erase, and background operations of the semiconductor memory device 1300 .
- the controller 1200 may provide an interface between the semiconductor memory device 1300 and the host Host.
- the controller 1200 may drive firmware for controlling the semiconductor memory device 1300 .
- the controller 1200 includes a random access memory (RAM) 1210 , a processing 1220 , a host interface 1230 , a memory interface 1240 , and an error correction block 1250 .
- RAM random access memory
- the RAM 1210 is used as at least one of an operating memory for the processor 1220 , cache memory between the semiconductor memory device 1300 and the host Host, and buffer memory between the semiconductor memory device 1300 and the host Host.
- the processor 1220 controls general operations of the controller 1200 .
- the processor 1220 is configured to control read, program, erase, and background operations of the semiconductor memory device 1300 .
- the processor 1220 drives firmware for controlling the semiconductor memory device 1300 .
- the processor 1220 may perform the function of a flash translation layer (FTL).
- the processor 1220 may translate a logical block address (LBA), provided by the host, into a physical block address (PBA) through the FTL.
- the FTL may receive the LBA and translate the LBA into the PBA using a mapping table.
- An address mapping method using the FTL may be modified in various ways depending on the unit of mapping. Representative address mapping methods may include a page mapping method, a block mapping method, and a hybrid mapping method.
- the host interface 1230 may include a protocol for performing data exchange between the host Host and the controller 1200 .
- the controller 1200 may communicate with the host Host through at least one of various interface protocols such as a universal serial bus (USB) protocol, a multimedia card (MMC) protocol, a peripheral component interconnection (PCI) protocol, a PCI-express (PCI-E) protocol, an advanced technology attachment (ATA) protocol, a serial-ATA protocol, a parallel-ATA protocol, a small computer small interface (SCSI) protocol, an enhanced small disk interface (ESDI) protocol, and an integrated drive electronics (IDE) protocol, and a private protocol.
- USB universal serial bus
- MMC multimedia card
- PCI peripheral component interconnection
- PCI-E PCI-express
- ATA advanced technology attachment
- serial-ATA protocol serial-ATA protocol
- parallel-ATA a serial-ATA protocol
- SCSI small computer small interface
- ESDI enhanced small disk interface
- IDE integrated drive electronics
- the memory interface 1240 may interface with the semiconductor memory device 1300 .
- the memory interface 1240 includes a NAND interface or a NOR interface.
- the error correction block 1250 may use an error correcting code (ECC) to detect and correct an error in data received from the semiconductor memory device 1300 .
- ECC error correcting code
- the error correction block 1250 may correct errors from read page data using an ECC.
- the error correction block 1250 may correct errors using a low density parity check (LDPC) code, a Bose, Chaudhri, Hocquenghem (BCH) Code, a turbo code, a Reed-Solomon code, a convolution code, a recursive systematic code (RSC), or coded modulation such as trellis-coded modulation (TCM), block coded modulation (BCM), or hamming code.
- LDPC low density parity check
- BCH Bose, Chaudhri, Hocquenghem
- BCH Reed-Solomon code
- convolution code a convolution code
- RSC recursive systematic code
- coded modulation such as trellis-code
- the controller 1200 and the semiconductor memory device 1300 may be integrated into a single semiconductor device.
- the controller 1200 and the semiconductor memory device 1300 may be integrated into a single semiconductor device to form a memory card.
- the controller 1200 and the semiconductor memory device 1300 may be integrated into a single semiconductor device and form a memory card such as a personal computer memory card international association (PCMCIA), a compact flash card (CF), a smart media card (SMC), a memory stick multimedia card (MMC, RS-MMC, or MMCmicro), a SD card (SD, miniSD, microSD, or SDHC), or a universal flash storage (UFS).
- PCMCIA personal computer memory card international association
- CF compact flash card
- SMC smart media card
- MMC memory stick multimedia card
- SD card SD, miniSD, microSD, or SDHC
- UFS universal flash storage
- the controller 1200 and the semiconductor memory device 1300 may be integrated into a single semiconductor device to form a solid state drive (SSD).
- the SSD includes a storage device 1000 configured to store data in the semiconductor memory device 1300 .
- the storage device 1000 is used as the SSD, the operating speed of the host Host coupled to the storage device 1000 is phenomenally improved.
- the storage device 1000 may be provided as one of various elements of an electronic device such as a computer, a ultra mobile PC (UMPC), a workstation, a net-book, a personal digital assistant (PDA), a portable computer, a web tablet, a wireless phone, a mobile phone, a smart phone, an e-book, a portable multimedia player (PMP), a game console, a navigation device, a black box, a digital camera, a 3-dimensional television, a digital audio recorder, a digital audio player, a digital picture recorder, a digital picture player, a digital video recorder, a digital video player, a device capable of transmitting/receiving information in an wireless environment, one of various devices for forming a home network, one of various electronic devices for forming a computer network, one of various electronic devices for forming a telematics network, an RFID device, one of various elements for forming a computing system, or the like.
- an electronic device such as a computer, a ultra mobile PC (UMPC
- the semiconductor memory device 1300 or the storage device 1000 may be embedded in various types of packages.
- the semiconductor memory device 1300 or the storage device 1000 may be packaged in a type such as Package on Package (PoP), Ball grid arrays (BGAs), Chip scale packages (CSPs), Plastic Leaded Chip Carrier (PLCC), Plastic Dual In Line Package (PDIP), Die in Waffle Pack, Die in Wafer Form, Chip On Board (COB), Ceramic Dual In Line Package (CERDIP), Plastic Metric Quad Flat Pack (MQFP), Thin Quad Flatpack (TQFP), Small Outline integrated circuit (SOIC), Shrink Small Outline Package (SSOP), Thin Small Outline Package (TSOP), Thin Quad Flatpack (TQFP), System In Package (SIP), Multi-Chip Package (MCP), Wafer-level Fabricated Package (WFP), Wafer-Level Processed Stack Package (WSP), or the like.
- PoP Package on Package
- BGAs Ball grid arrays
- CSPs Chip scale packages
- PLCC Plastic Leaded Chip Car
- FIG. 16 is a block diagram illustrating an application example of a storage device 2000 of FIG. 15 .
- the storage device 2000 includes a semiconductor memory device 2100 and a controller 2200 .
- the semiconductor memory device 2100 includes a plurality of semiconductor memory chips.
- the semiconductor memory chips are divided into a plurality of groups.
- each semiconductor memory chip may have the same configuration and operation as those of an embodiment of the semiconductor memory device 100 described with reference to FIG. 2 .
- the controller 2200 has the same configuration as that of the controller 1200 described with reference to FIG. 15 and is configured to control a plurality of memory chips of the semiconductor memory device 2100 through the plurality of channels CH 1 to CHk.
- FIG. 16 a plurality of semiconductor memory chips has been illustrated as being coupled to each channel. However, it will be understood that the storage device 2000 may be modified into a configuration such that a single memory chip is coupled to each channel.
- FIG. 17 is a block diagram illustrating a computing system including the storage device 2000 described with reference to FIG. 16 .
- the computing system 3000 includes a central processing unit 3100 , a RAM 3200 , a user interface 3300 , a power supply 3400 , a system bus 3500 , and the storage device 2000 .
- the storage device 2000 is electrically coupled to the CPU 3100 , the RAM 3200 , the user interface 3300 , and the power supply 3400 through the system bus 3500 . Data provided through the user interface 3300 or processed by the CPU 3100 may be stored in the storage device 2000 .
- the semiconductor memory device 2100 is illustrated as being coupled to the system bus 3500 through the controller 2200 .
- the semiconductor memory device 2100 may be directly coupled to the system bus 3500 .
- the function of the controller 2200 may be performed by the CPU 3100 and the RAM 3200 .
- the storage device 2000 described with reference to FIG. 16 may be provided. However, the storage device 2000 may be replaced with the storage device 1000 described with reference to FIG. 15 . In an embodiment, the computing system 3000 may include both the storage devices 1000 and 2000 described with reference to FIGS. 15 and 16 .
- the present disclosure provides a semiconductor memory device having an improved operating speed.
- the present disclosure provides a method of operating a semiconductor memory device having an improved operating speed.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Read Only Memory (AREA)
Abstract
Description
Claims (16)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020190055761A KR102701551B1 (en) | 2019-05-13 | 2019-05-13 | Semiconductor memory device and operating method thereof |
| KR10-2019-0055761 | 2019-05-13 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200363992A1 US20200363992A1 (en) | 2020-11-19 |
| US11132148B2 true US11132148B2 (en) | 2021-09-28 |
Family
ID=73228445
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/725,510 Active 2040-02-04 US11132148B2 (en) | 2019-05-13 | 2019-12-23 | Semiconductor memory device and a method of operating the same |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US11132148B2 (en) |
| KR (1) | KR102701551B1 (en) |
| CN (1) | CN111933204B (en) |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20120109841A (en) | 2011-03-28 | 2012-10-09 | 에스케이하이닉스 주식회사 | Memory device and memory system including the same |
| US20130103893A1 (en) * | 2011-10-20 | 2013-04-25 | Samsung Electronics Co., Ltd. | System comprising storage device and related methods of operation |
| KR20170084409A (en) | 2016-01-11 | 2017-07-20 | 삼성전자주식회사 | Nonvolatile memory device and reading method thereof |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4569915B2 (en) * | 2000-08-11 | 2010-10-27 | エルピーダメモリ株式会社 | Semiconductor memory device |
| JP4052192B2 (en) * | 2003-03-14 | 2008-02-27 | セイコーエプソン株式会社 | Semiconductor integrated circuit |
| DE102006019809A1 (en) * | 2006-04-28 | 2007-10-31 | Giesecke & Devrient Gmbh | Portable data carrier e.g. smartcard, personalization method, involves storing personalization data determined from personalization signal, and transmitting signal from single signal source simultaneously to several data carriers |
| JP5426438B2 (en) * | 2009-04-30 | 2014-02-26 | 株式会社東芝 | Nonvolatile semiconductor memory device |
| JP5337121B2 (en) * | 2009-09-17 | 2013-11-06 | 株式会社東芝 | Nonvolatile semiconductor memory device |
| JP5005070B2 (en) * | 2010-06-17 | 2012-08-22 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| JP4929379B2 (en) * | 2010-06-30 | 2012-05-09 | 株式会社東芝 | Semiconductor memory device and data write / read method |
| KR102254099B1 (en) * | 2014-05-19 | 2021-05-20 | 삼성전자주식회사 | Method for processing memory swapping operation, and host device, storage device and data processing system adopting the same |
| KR102415385B1 (en) * | 2015-07-22 | 2022-07-01 | 삼성전자주식회사 | Nonvolatile memory device and storage device comprising the same, method for storing bad block management information into the same |
| KR20170090177A (en) * | 2016-01-28 | 2017-08-07 | 에스케이하이닉스 주식회사 | Memory system, semiconductor memory device and operating method thereof |
| KR20180114746A (en) * | 2017-04-11 | 2018-10-19 | 에스케이하이닉스 주식회사 | Storage device and operating method thereof |
-
2019
- 2019-05-13 KR KR1020190055761A patent/KR102701551B1/en active Active
- 2019-12-23 US US16/725,510 patent/US11132148B2/en active Active
- 2019-12-30 CN CN201911392763.4A patent/CN111933204B/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20120109841A (en) | 2011-03-28 | 2012-10-09 | 에스케이하이닉스 주식회사 | Memory device and memory system including the same |
| US20130103893A1 (en) * | 2011-10-20 | 2013-04-25 | Samsung Electronics Co., Ltd. | System comprising storage device and related methods of operation |
| KR20170084409A (en) | 2016-01-11 | 2017-07-20 | 삼성전자주식회사 | Nonvolatile memory device and reading method thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| CN111933204B (en) | 2024-06-21 |
| US20200363992A1 (en) | 2020-11-19 |
| KR20200131047A (en) | 2020-11-23 |
| KR102701551B1 (en) | 2024-09-04 |
| CN111933204A (en) | 2020-11-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10339996B2 (en) | Semiconductor memory device and method for operating the same | |
| US9997248B2 (en) | Semiconductor memory device and method of operating the same | |
| US10515685B2 (en) | Semiconductor memory device for performing erase operation and operating method thereof | |
| US20180322926A1 (en) | Semiconductor memory device and method of operating the same | |
| US10692579B2 (en) | Memory controller and operating method thereof | |
| US20180075910A1 (en) | Semiconductor memory device and method of operating the same | |
| US10192628B1 (en) | Semiconductor memory device and method of operating the same | |
| US20200057580A1 (en) | Semiconductor memory device and operating method thereof | |
| US10607704B2 (en) | Semiconductor memory device and method of operating the same | |
| US20250342084A1 (en) | Controller and method of operating the same | |
| US11113203B2 (en) | Controller and method of operating the same | |
| US20190138455A1 (en) | Memory controller and method of operating the same | |
| KR102781462B1 (en) | Semiconductor memory device, controller and operating method thereof | |
| US11514988B2 (en) | Controller and method of operating under sudden power interruption | |
| US11216363B2 (en) | Controller to control semiconductor memory device to perform garbage collection operation and method of operating the same | |
| US10937511B2 (en) | Semiconductor memory device, memory system including controller, and method of operating controller | |
| US11132148B2 (en) | Semiconductor memory device and a method of operating the same | |
| US11556281B2 (en) | Semiconductor memory device and controller | |
| US11594291B2 (en) | Semiconductor memory device and method of operating the same | |
| US10658049B2 (en) | Memory controller and method of operating the same | |
| US20210223990A1 (en) | Semiconductor memory device, controller, and storage device having semiconductor memory device and controller | |
| US20220391129A1 (en) | Storage device, host device, and method of operating the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AHN, SUNG HO;REEL/FRAME:051358/0181 Effective date: 20191212 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |