US10891973B2 - High-bandwidth STO bias architecture with integrated slider voltage potential control - Google Patents
High-bandwidth STO bias architecture with integrated slider voltage potential control Download PDFInfo
- Publication number
- US10891973B2 US10891973B2 US16/816,211 US202016816211A US10891973B2 US 10891973 B2 US10891973 B2 US 10891973B2 US 202016816211 A US202016816211 A US 202016816211A US 10891973 B2 US10891973 B2 US 10891973B2
- Authority
- US
- United States
- Prior art keywords
- sto
- frequency component
- bias
- current
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000013500 data storage Methods 0.000 claims abstract description 11
- 230000007704 transition Effects 0.000 claims description 16
- 238000000034 method Methods 0.000 abstract description 23
- 238000013459 approach Methods 0.000 description 3
- 238000004364 calculation method Methods 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 3
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 230000001934 delay Effects 0.000 description 2
- 230000003111 delayed effect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000007667 floating Methods 0.000 description 2
- 230000036039 immunity Effects 0.000 description 2
- 230000005415 magnetization Effects 0.000 description 2
- 230000000116 mitigating effect Effects 0.000 description 2
- 239000012811 non-conductive material Substances 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 238000005513 bias potential Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000007613 environmental effect Effects 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- 239000000314 lubricant Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 230000001629 suppression Effects 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B5/00—Recording by magnetisation or demagnetisation of a record carrier; Reproducing by magnetic means; Record carriers therefor
- G11B5/02—Recording, reproducing, or erasing methods; Read, write or erase circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B5/00—Recording by magnetisation or demagnetisation of a record carrier; Reproducing by magnetic means; Record carriers therefor
- G11B5/127—Structure or manufacture of heads, e.g. inductive
- G11B5/31—Structure or manufacture of heads, e.g. inductive using thin films
- G11B5/3109—Details
- G11B5/313—Disposition of layers
- G11B5/3133—Disposition of layers including layers not usually being a part of the electromagnetic transducer structure and providing additional features, e.g. for improving heat radiation, reduction of power dissipation, adaptations for measurement or indication of gap depth or other properties of the structure
- G11B5/314—Disposition of layers including layers not usually being a part of the electromagnetic transducer structure and providing additional features, e.g. for improving heat radiation, reduction of power dissipation, adaptations for measurement or indication of gap depth or other properties of the structure where the layers are extra layers normally not provided in the transducing structure, e.g. optical layers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B5/00—Recording by magnetisation or demagnetisation of a record carrier; Reproducing by magnetic means; Record carriers therefor
- G11B2005/0002—Special dispositions or recording techniques
- G11B2005/0005—Arrangements, methods or circuits
- G11B2005/0008—Magnetic conditionning of heads, e.g. biasing
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B5/00—Recording by magnetisation or demagnetisation of a record carrier; Reproducing by magnetic means; Record carriers therefor
- G11B2005/0002—Special dispositions or recording techniques
- G11B2005/0005—Arrangements, methods or circuits
- G11B2005/0024—Microwave assisted recording
Definitions
- Magnetic storage systems including data storage devices such as hard disk drives, are used to store large amounts of information.
- a magnetic head in a magnetic storage system typically includes read and write transducers for retrieving and storing magnetically encoded information on a magnetic recording medium, such as a disk.
- the read and write transducers reside in a slider that flies over the recording media (e.g., a disk).
- the fly-height of the slider-to-disk spacing has become smaller.
- Lubricant pickup, corrosion, electrical breakdown, electrostatic discharge (ESD) can all negatively affect the fly-height of the slider.
- the negative effects can be mitigated or eliminated by controlling the slider's voltage potential with respect to the disk's potential. Controlling the slider's voltage reduces slider wear and allows for lower flying-heights.
- Data storage devices such as hard disk drives, can suffer from radio-frequency interference (RFI).
- the slider body can transfer these RFI signals to the read transducer, which could damage the read transducer or interfere with read data signals.
- a spin-torque oscillator comprising a field-generation layer (FGL) and spin-polarization layer (SPL) is placed within in the write gap, and a bias current is supplied to the STO.
- the write head generates a write field that, beneath the main pole, is substantially perpendicular to the magnetic recording layer, and the STO generates a high-frequency auxiliary field to the recording layer.
- the auxiliary field has a frequency close to the resonance frequency of the magnetic grains in the recording layer to facilitate the switching of the magnetization of the grains.
- the oscillating field of the STO's FGL resonates with the media and provides strong writing.
- the STO's auxiliary field may also be used for write field enhancement with the STO mounted near the write head's pole tip.
- the STO requires the application of a bias voltage that affects the write transducer's pole potential.
- this bias voltage is DC.
- the bias voltage is currently not utilized for controlling the slider's potential with respect to the disk's potential.
- Previous proposals for controlling the potential of the slider used a dedicated line or shared lines such as a contact sensor, which has limited functionality through a common-mode control. There is an ongoing need for methods and apparatuses that control the slider's voltage potential with respect to the disk's potential while supplying a bias current to a STO in the write gap.
- Some embodiments provide for supplying the bias current to the STO while simultaneously controlling the slider's potential with respect to the potential of the magnetic medium. Some embodiments provide for shunting RFI signals on the slider to ground to mitigate the tendency of these signals to cause read errors. Some embodiments provide for electrically biasing a STO by providing an AC component (a bias kick) in addition to a low-frequency (e.g., DC) component.
- AC component a bias kick
- DC low-frequency
- a circuit for electrically biasing a STO comprises a first operational transconductance amplifier (OTA), a first low-pass filter coupled to an output of the first OTA and to a first input of the first OTA, and a differential current source for providing a STO bias kick current to the STO, the differential current source having first and second outputs, wherein a second input of the first OTA is coupled to a STO bias voltage source, the output of the first OTA is coupled to a first node of the STO, the first output of the differential current source is coupled to the first node of the STO, and the second output of the differential current source is coupled to a second node of the STO.
- OTA operational transconductance amplifier
- the bias current comprises a low-frequency component and a kick current. In some embodiments in which the bias current comprises a low-frequency component and a kick current, one or both of the low-frequency component and the kick current is programmable. In some embodiments, a voltage provided by the STO bias voltage source is based on a programmed value of the low-frequency component and a resistance of the STO.
- the circuit further comprises an interface voltage control circuit coupled to the STO bias voltage source, wherein a first node of the interface voltage control source is coupled to ground and a second node of the interface voltage control source is coupled to the first node of the STO bias voltage source.
- the circuit further comprises a first capacitor and a first termination resistance connected in series and disposed between and coupled to the second input of the first OTA and the first node of the STO.
- the circuit further comprises a second capacitor and a second termination resistance connected in series and disposed between and coupled to a second node of the STO bias voltage source.
- the circuit further comprises a first analog circuit configured to determine a resistance of the STO based on the STO bias voltage and a measured STO bias current.
- the circuit further comprises a second analog circuit configured to determine an amplitude of the STO bias kick current based on a voltage provided by the STO bias voltage source, a STO voltage kick target value, the resistance of the STO, and a termination resistance.
- the circuit further comprises firmware configured to determine an amplitude of the STO bias kick current based on a voltage provided by the STO bias voltage source, a STO voltage kick target value, the resistance of the STO, and a termination resistance.
- the circuit further comprises a second OTA, and a second low-pass filter coupled to an output of the second OTA and to a first input of the second OTA, wherein a second input of the second OTA is coupled to the STO bias voltage source, the output of the second OTA is coupled to the second node of the STO, and the STO bias voltage source is programmable.
- the circuit further comprises a capacitor and a termination resistance connected in series and disposed between and coupled to the second input of the second OTA and the second node of the STO.
- the circuit further comprises a first analog circuit configured to determine a resistance of the STO based on the STO bias voltage source and a measured STO bias current. In some embodiments comprising a second OTA and a first analog circuit, the circuit further comprises a second analog circuit configured to determine an amplitude of the STO bias kick current based on a voltage provided by the STO bias voltage source, a STO voltage kick value, the resistance of the STO, and a termination resistance.
- the circuit further comprises firmware configured to determine the STO bias kick current based on a voltage provided by the STO bias voltage source, a STO voltage kick value, a resistance of the STO, and a termination resistance.
- a method of electrically biasing a STO comprises determining, using a first analog circuit, a resistance of the STO based on a STO bias voltage and a measured STO bias current; determining a STO bias kick current value based on (a) the resistance of the STO, (b) a termination resistance, and (c) either the STO bias voltage or a STO voltage kick value; generating the bias current based at least in part on the STO bias current kick value; and providing the bias current to the STO.
- providing the bias current to the STO comprises supplying the bias current through a push-pull differential circuit.
- determining the STO bias kick current value based on (a) the resistance of the STO, (b) the termination resistance, and (c) either the STO bias voltage or the STO voltage kick value comprises providing the resistance of the STO, the termination resistance, and either the STO bias voltage or the STO voltage kick value to a second analog circuit. In some embodiments, determining the STO bias kick current value based on (a) the resistance of the STO, (b) the termination resistance, and (c) either the STO bias voltage or the STO voltage kick value comprises providing the resistance of the STO and the STO voltage kick value to firmware, and, using the firmware, calculating the STO bias current kick value.
- the bias current comprises a current kick
- generating the bias current based at least in part on the STO bias current kick value comprises determining a timing of the current kick based on (i) a positive write signal transition, (ii) a negative write signal transition, or (iii) both the positive and negative write signal transitions.
- the bias current comprises a current kick
- the method further comprises programming a timing of the current kick.
- an apparatus for electrically biasing a STO comprises means for determining, using a first analog circuit, a resistance of the STO based on a STO bias voltage and a measured STO bias current; means for determining a STO bias kick current value based on (a) the resistance of the STO, (b) a termination resistance, and (c) either the STO bias voltage or a STO voltage kick value; means for generating the bias current based at least in part on the STO bias current kick value; and means for providing the bias current to the STO.
- the apparatus further comprises means for programming a timing of the current kick.
- a method for electrically biasing a STO of a write element of a magnetic write head in a data storage device comprises determining an amplitude of a high-frequency component of a bias current, determining an amplitude of a low-frequency component of the bias current, generating the high-frequency component based at least in part on the determined amplitude of the high-frequency component, generating the low-frequency component based at least in part on the determined amplitude of the low-frequency component, and providing the high-frequency and low-frequency components to the STO.
- providing the low-frequency component to the STO comprises generating the low-frequency component using a voltage source. In other embodiments, providing the low-frequency component to the STO comprises generating the low-frequency component using a current source. In some embodiments, providing the high-frequency component to the STO comprises generating the high-frequency component using a current source. In some embodiments, the low-frequency component comprises a DC component.
- generating the high-frequency component is further based at least in part on a signal trigger, wherein the signal trigger is determined based on at least one write signal transition.
- determining the amplitude of the high-frequency component comprises using firmware to calculate the amplitude of the high-frequency component based at least in part on a STO resistance value.
- determining the amplitude of the high-frequency component comprises using a circuit to determine the amplitude of the high-frequency component.
- the method further comprises determining a duration of the high-frequency component. In some such embodiments, determining the duration of the high-frequency component comprises using firmware to determine the duration of the high-frequency component.
- generating the low-frequency component is further based at least in part on an indication that the data storage device is in a specified mode.
- the specified mode is a write mode.
- the specified mode includes at least one operation other than writing.
- determining the amplitude of the low-frequency component comprises using firmware to calculate the amplitude of the low-frequency component based at least in part on a STO resistance value. In some embodiments, determining the amplitude of the low-frequency component comprises using a circuit to calculate the amplitude of the low-frequency component.
- the method further comprises jointly optimizing a write current for writing to a magnetic medium and at least one of the low-frequency component or the high-frequency component.
- the method further comprises programming at least one characteristic of the high-frequency component before providing the high-frequency component to the STO.
- the at least one characteristic comprises a delay, an advance, a timing, the amplitude, or a duration of the high-frequency component.
- an apparatus for electrically biasing a STO comprises means for determining an amplitude of the high-frequency component, means for determining an amplitude of the low-frequency component, means for generating the high-frequency component based at least in part on the determined amplitude of the high-frequency component, means for generating the low-frequency component based at least in part on the determined amplitude of the low-frequency component, and means for providing the high-frequency and low-frequency components to the STO.
- the apparatus further comprises means for programming a delay or an advance of the high-frequency component before providing the high-frequency component to the STO.
- the apparatus further comprises means for jointly optimizing a write current for writing to a magnetic medium and at least one of the low-frequency component or the high-frequency component.
- generating the high-frequency component is further based at least in part on a signal trigger, wherein the signal trigger is determined based on at least one write signal transition.
- the means for determining the amplitude of the high-frequency component comprise firmware configured to calculate the amplitude of the high-frequency component based at least in part on a STO resistance value.
- the means for determining the amplitude of the high-frequency component comprise a circuit.
- the apparatus further comprises means for determining a duration of the high-frequency component.
- the means for determining the duration of the high-frequency component comprise firmware.
- generating the low-frequency component is further based at least in part on an indication that the data storage device is in a specified mode.
- the specified mode is a write mode.
- the specified mode includes at least one operation other than writing.
- the means for determining the amplitude of the low-frequency component comprise firmware configured to calculate the amplitude of the low-frequency component based at least in part on a STO resistance value. In some embodiments, the means for determining the amplitude of the low-frequency component comprise a circuit.
- the apparatus further comprises means for jointly optimizing (a) a write current for writing to a magnetic medium and (b) at least one of the low-frequency component or the high-frequency component.
- the apparatus further comprises means for programming at least one characteristic of the high-frequency component before providing the high-frequency component to the STO.
- the at least one characteristic comprises a delay, an advance, a timing, the amplitude, or a duration of the high-frequency component.
- a circuit to control potential of a slider body in a data storage device comprises a first resistance disposed between and coupled to the slider body and a first node of a STO of a magnetic write element, a second resistance disposed between and coupled to the first node of the STO and a second node of the STO, and a shunt circuit coupled to and disposed between the slider body and a system ground potential.
- the shunt circuit comprises a first branch comprising a third resistance, and a second branch comprising a capacitance, wherein the first and second branches are connected in parallel.
- the third resistance may be approximately 750 kOhms, and the capacitance is preferably greater than or equal to approximately 40 pF.
- the first node of the STO is a trailing shield of the magnetic write element
- the second node of the STO is a main pole of the magnetic write element.
- the shunt circuit is coupled to a first read line of a read element through a third resistance and to a second read line of the read element through a fourth resistance
- the third and fourth resistances are coupled by a fifth resistance connected in parallel to the first and second read line of the read element.
- the third and fourth resistances may be approximately 15 kOhms
- the fifth resistance may be approximately 2 kOhms.
- the shunt circuit is coupled to a first line of an embedded contact sensor through a third resistance and to a second line of the embedded contact sensor through a fourth resistance.
- the third and fourth resistances may be approximately 18 kOhms.
- an apparatus for electrically biasing a STO comprises means for determining, using a first analog circuit, a resistance of the STO based on a STO bias voltage and a measured STO bias current; means for determining a STO bias kick current value based on (a) the resistance of the STO, (b) a termination resistance, and (c) either the STO bias voltage or a STO voltage kick value; means for generating the bias current based at least in part on the STO bias current kick value; and means for providing the bias current to the STO.
- the apparatus further comprises means for programming a timing of the current kick.
- FIG. 1 illustrates several components of an exemplary hard disk drive in accordance with some embodiments.
- FIG. 2 is a simplified drawing of an apparatus 100 for writing to a magnetic medium in accordance with some embodiments.
- FIG. 3A illustrates an electrical shunt configuration that may be implemented in the slider to control the potential of the slider body with respect to ground and the disk potential in accordance with some embodiments.
- FIG. 3B illustrates an alternative slider shunt configuration in accordance with some embodiments.
- FIG. 4 illustrates a circuit for biasing both the slider potential and the potential of the resistive STO element.
- FIG. 5 illustrates the determination of the appropriate STO bias kick current value in accordance with some embodiments.
- FIG. 6 shows an exemplary write current and exemplary voltage kicks in accordance with some embodiments.
- FIG. 7 illustrates an architecture in which timing for the bias kick is determined based on the input write data transitions and a programmable delay.
- FIG. 8 is a flowchart illustrating a method of electrically biasing a STO in accordance with some embodiments.
- FIG. 9 is a flowchart illustrating a method of electrically biasing a STO in accordance with some embodiments.
- circuits, architectures, and methods that provide for the control of the write head's trailing shield and main pole potential with respect to the disk using circuitry that is integrated with circuitry used to bias a STO or DFG apparatus.
- a unique slider architecture and circuit enable control of the potential of the write head's main pole and trailing shield with respect to the disk, with optional electrical connection to nearby transducers and slider.
- Various embodiments include slider connections with STO/DFG apparatus bias circuitry that resides in a read/write integrated circuit, which has a programmable circuit, referred to herein as a bias kick circuit, that generates a bias current with overshoot (bias kicks) and that allows short bias steps during write transitions.
- circuits that may be incorporated into a slider to mitigate radio-frequency interference.
- FIG. 1 is a top plan view of a head/disk assembly of a hard disk drive 10 with the cover removed.
- the disk drive 10 includes a rigid base 12 supporting a spindle 14 that supports at least one disk 16 .
- the spindle 14 is rotated by a spindle motor (not shown), which, in operation, rotates the at least one disk 16 in the direction shown by the curved arrow 17 .
- the hard disk drive 10 has at least one load beam assembly 20 having an integrated lead suspension (ILS) or flexure 30 with an array 32 of electrically conductive interconnect traces or lines.
- the at least one load beam assembly 20 is attached to rigid arms 22 connected to an E-shaped support structure, sometimes called an E-block 24 .
- ILS integrated lead suspension
- the flexure 30 is attached to an air-bearing (or, in the case that helium or another gas is used instead of air inside the disk drive, a gas-bearing) slider 28 .
- a magnetic recording read/write head 29 is located at the end or trailing surface of slider 28 .
- the flexure 30 enables the slider 28 to “pitch” and “roll” on an air (or gas) bearing generated by the rotating disk 16 .
- the disk drive 10 also includes a rotary actuator assembly 40 rotationally mounted to the rigid base 12 at a pivot point 41 .
- the actuator assembly 40 is a voice coil motor (VCM) actuator that includes a magnet assembly 42 fixed to the base 12 and a voice coil 43 .
- VCM voice coil motor
- the voice coil 43 moves and thereby rotates E-block 24 with attached arms 22 and the at least one load beam assembly 20 to position the read/write head 29 over the data tracks on the disk 16 .
- the trace interconnect array 32 connects at one end to the read/write head 29 and at its other end to read/write circuitry contained in an electrical module or chip 50 , which, in the exemplary disk drive 10 of FIG. 1 , is secured to a side of the E-block 24 .
- the chip 50 includes a read/write integrated circuit (R/W IC), certain functions of which are discussed below in the context of certain embodiments.
- the disk 16 drags air under the slider 28 and along the air-bearing surface (ABS) of the slider 28 in a direction approximately parallel to the tangential velocity of the disk 16 .
- ABS air-bearing surface
- air compression along the air flow path causes the air pressure between the disk 16 and the ABS to increase, which creates a hydrodynamic lifting force that counteracts the tendency of the at least one load beam assembly 20 to push the slider 28 toward the disk 16 .
- the slider 28 thus flies above the disk 16 but in close proximity to the surface of the disk 16 .
- the read/write head 29 may be used to write information to one or more tracks on the surface of the disk 16 and to read previously-recorded information from the tracks on the surface of the disk 16 .
- Processing circuitry in the hard drive 10 provides to the read/write head 29 signals representing information to be written to the disk 16 and receives from the read/write head 29 signals representing information read from the disk 16 .
- the read/write head 29 may include only one read sensor, or it may include multiple read sensors.
- the read sensor(s) in the read/write head 29 may include, for example, one or more giant magnetoresistance (GMR) sensors, tunneling magnetoresistance (TMR) sensors, or another type of magnetoresistive sensor.
- GMR giant magnetoresistance
- TMR tunneling magnetoresistance
- the read/write head 29 detects changes in resistance due to magnetic field variations recorded on the disk 16 , which represent the recorded bits.
- FIG. 2 is a simplified drawing of an apparatus 100 for writing to a magnetic medium, such as the disk 16 , in accordance with some embodiments.
- the apparatus 100 includes a STO 120 disposed in the write gap between a main pole 110 and a trailing shield 130 of a write head.
- the STO 120 may be a conventional STO (i.e., including a STL and a FGL), or it may be in a configuration that uses a DFG layer as described in U.S. application Ser. No. 15/140,761. Two nodes or contacts for supplying the STO bias current to the STO 120 are shown.
- a first node, labeled “A,” is connected to the trailing shield 130
- a second node, labeled “B,” is connected to the main pole 110 .
- the apparatus 100 also includes a write coil 112 wound around a magnetic circuit that includes the main pole 110 and the trailing shield 130 .
- the apparatus 100 also includes a STO bias circuit 200 , which supplies the bias current 160 to the STO 120 through the nodes A and B, and a write current control circuit 190 , which supplies the write current 162 to the write coil 112 through the nodes labeled “C” and “D.”
- the STO bias circuit 200 and the write current control circuit 190 may be communicatively coupled (i.e., the STO bias circuit 200 may be able to receive signals or information from the write current control circuit 190 ).
- the main pole 110 is typically made from a high-saturation magnetization material for generating a write field that is substantially perpendicular to the surface of the magnetic disk over which the slider 28 flies. Away from the ABS 105 , the main pole 110 and trailing shield 130 are coupled by a nonconductive material 118 (e.g., aluminum oxide or another nonconductive material) that also electrically insulates the main pole 110 from the trailing shield 130 .
- a nonconductive material 118 e.g., aluminum oxide or another nonconductive material
- the write coil 112 is connected to the write current control circuit 190 , which may be implemented in a R/W IC.
- the write current control circuit 190 supplies a write current to the write coil 112 .
- the write coil 112 magnetizes the main pole 110 and causes the main pole 110 to generate a write field that is substantially perpendicular to the ABS 105 , which then interacts with the magnetic medium 520 to record information onto the magnetic medium 520 .
- the polarity of the generated field causes a region of the magnetic disk 16 to assume a polarity, thus enabling information to be stored on the disk 16 .
- the STO 120 which is disposed in the write gap between the main pole 110 and the trailing shield 130 , is coupled to the STO bias circuit 200 through the main pole 110 and the trailing shield 130 at, respectively, nodes B and A.
- the driving current control circuit 200 may be implemented in a R/W IC as discussed below in the context of FIG. 7 .
- the STO 120 when an appropriate bias current 160 is supplied to the STO 120 , the STO 120 generates an auxiliary magnetic field in the disk 16 that adds constructively to the magnetic field generated by the main pole 110 and thereby improves the performance of the writer.
- the trailing shield 130 is a significant physical part of the write element structure that is exposed to the ABS 105 .
- the STO bias circuit 200 applies a positive voltage to the trailing shield 130 , node A, as compared to the main pole 110 , node B.
- a programmable bit may be used to reverse the STO bias polarity. All of the design principles disclosed herein remain applicable to such embodiments.
- At least some embodiments described herein allow existing signal paths on the slider 28 to be employed to perform their existing functions, such as supplying the STO bias current 160 to the STO 120 or an embedded contact sensor signal to an embedded contact sensor, while also being used in an integral fashion to couple a bias voltage to the body of the slider 28 , and, in some embodiments, to control or attenuate RFI signals. As sliders have become very small, there is often little or no physical space on the slider 28 to add additional signal paths. At least some of the embodiments described herein provide for slider 28 biasing and RFI interference immunity or attenuation by using existing signal paths.
- the disclosed architecture is referred to herein as an integrated STO-bias kick (ISBK) architecture.
- the ISBK architecture has slider shunt connections that connect to the existing STO bias lines and control the slider potential.
- the slider 28 includes a high-frequency low-impedance path to provide RFI immunity.
- the slider 28 has transducer connections to a common electrical connection that connects to the STO bias line(s) to electrically bias the STO. In some embodiments (e.g., as shown in FIG.
- the hard disk drive includes a R/W IC that includes a STO bias circuit 200 to provide high-speed bias kicks (overshoot) to improve STO 120 reliability, including, in some embodiments one or more of the following: (i) an electrical circuit to produce STO bias kicks; (ii) a STO bias kick signal trigger from a write data signal input; (iii) a programmable timing delay offset from a write signal input and STO bias kick transition; (iv) differential STO bias kick crosstalk mitigation; and/or (v) a high-bandwidth interconnect for delivering bias kicks to the STO 120 .
- the disclosed architectures provide for either current biasing or voltage biasing.
- the R/W IC's STO bias circuit 200 provides the bias for the write trailing shield 130 and main pole 110 and other transducers.
- the bias potential is controllable with respect to the media and is limited in value so as to prevent head-to-disk breakdown damage ( ⁇ 1 Volt), and/or current-limit protection is provided for conductive asperities to the disk.
- the phrase “existing signal path” refers to using an existing signal path, such as a STO bias current 160 path or an embedded contact sensor path, to couple the bias voltage to slider 28 body.
- the existing signal path may be slightly modified, such as through the inclusion of components such as a capacitance, a coupling to a slider 28 body connection, and/or a resistance, but there is no need for a separate special purpose signal path for coupling the slider bias voltage from slider bias voltage generator to the slider body.
- the term “integrated” means that the existing signal path is primarily used for conveying another signal (e.g., a STO bias current 160 or embedded contact sensor signal) between the slider 28 and some entity external to the slider 28 .
- this existing signal path may convey the bias voltage to the slider 28 body along with the other signal (e.g., STO bias current 160 or embedded contact sensor signal) that is being conveyed on the same signal path.
- the other signal e.g., STO bias current 160 or embedded contact sensor signal
- FIG. 3A illustrates a configuration that is implemented in the slider 28 to control the potential of the slider 28 body with respect to ground and the disk 16 in accordance with some embodiments.
- the slider 28 has conductive connections and includes a write coil 112 , a read element 270 , a STO 120 , an embedded contact sensor 275 , and a thermal fly-height control element 280 .
- each of the elements is associated with slider pads configured to connect to signal lines from an external integrated circuit (IC).
- each of the write coil 112 , read element 270 , and embedded contact sensor 275 includes input/output pads denoted, respectively, as W+ and W ⁇ , R+ and R ⁇ , and E+ and E ⁇ .
- the thermal fly-height control element 280 has input/output pads denoted as T and Tgnd, where Tgnd is connected to ground in this exemplary embodiment.
- the thick line represents the slider body connection 260 .
- the write coil 112 is floating.
- a capacitance 235 B may be connected in parallel between the write lines W+ and W ⁇ through nodes C and D. If present, the capacitance 235 B has a value of approximately 3 pF.
- FIG. 3A includes a shunt circuit 265 disposed between the slider body connection 260 and ground (node 310 ).
- the shunt circuit 265 comprises a resistance 230 H connected in parallel with a capacitance 235 A in series with two parasitic resistances 285 A and 285 B.
- the capacitance 235 A shunts RFI signals from the slider 28 body through the capacitance 235 A to ground through node 310 , thus reducing or eliminating the RFI signals and, at the same time, reducing or attenuating the coupling of RFI signals to the read element 270 .
- the shunt circuit 265 thereby provides RFI suppression of high-frequency signals that have coupled into the slider 28 body.
- the resistance 230 H is approximately 750 kOhms
- the capacitance 235 A is greater than or equal to 40 pF
- the sum of the parasitic resistances 285 A and 285 B is less than about 10 Ohms.
- the shunt circuit 265 creates a path to ground (node 310 ) for AC signals (e.g., signals having frequencies above a selected cutoff frequency) that might otherwise degrade the performance of the hard disk drive 10 .
- RFI signals that might otherwise travel to the read element 270 , thereby potentially adding interference signals to the read signals and creating possible read errors, are shunted to ground (node 310 ).
- a resistance 230 G is connected in parallel with the read element 270 between the read lines R+ and R ⁇ .
- a resistance 230 E is connected between the node 310 and the read line R+
- a resistance 230 F is connected between the node 310 and the read line R ⁇ .
- the resistances 230 E and 230 F have values of approximately 15 kOhms
- the resistance 230 G has a value of approximately 2 kOhms.
- the embedded contact sensor 275 has a resistance 230 C connected between the node 310 and the embedded contact sensor line E ⁇ , and a resistance 230 D connected between the node 310 and the embedded contact sensor line E+.
- the values of the resistances 230 C and 230 D are approximately 18 kOhms.
- the configuration of FIG. 3A also provides an asymmetric circuit that allows integrated, single-ended control of the trailing shield 130 potential through the node A.
- the STO 120 is connected to the main pole 110 and the trailing shield 130 through, respectively, the nodes B and A.
- a resistance 230 A is connected in parallel between the nodes A and B, and a resistance 230 B is connected between the node A and the slider body connection 260 .
- the values of the resistances 230 A and 230 B are approximately 18 kOhms.
- the nodes A and B are connected to a STO bias circuit 200 , described below in more detail.
- the nodes A and B are also used to couple the slider bias voltage to the slider 28 body.
- the STO bias current 160 and slider bias voltage can be conveyed simultaneously through the nodes A and B.
- the nodes A and B may be used solely to bias the slider 28 .
- FIG. 3B illustrates an alternative electrical shunt configuration that is implemented in the slider 28 to control the potential of the slider 28 body with respect to ground and the disk 16 potential in accordance with some embodiments.
- the write coil 112 is floating.
- a capacitance 235 B may be connected in parallel between the write lines W+ and W ⁇ through nodes C and D. If present, the capacitance 235 B has a value of approximately 3 pF.
- FIG. 3B includes a shunt circuit 265 disposed between the slider body connection 260 and ground (connected to node 310 ).
- the shunt circuit 265 of FIG. 3B is identical to the shunt circuit 265 of FIG. 3A and provides the same benefits.
- a resistance 230 E is connected between the node 310 and the read line R+
- a resistance 230 F is connected between the node 310 and the read line R ⁇
- a resistance 230 G connected in parallel with the read element 270 between the read lines R+ and R ⁇ .
- the resistances 230 E and 230 F have values of approximately 15 kOhms
- the resistance 230 G has a value of approximately 2 kOhms.
- the STO 120 is connected to the main pole 110 and the trailing shield 130 through, respectively, the nodes B and A.
- a resistance 230 A is connected in parallel between the nodes A and B, and a resistance 230 B is connected between the node A and the node 310 .
- the values of the resistances 230 A and 230 B are approximately 18 kOhms.
- the common mode of the embedded contact sensor 275 is used to control the potential of the slider 28 , and the trailing shield 130 is kept at ground potential.
- the values of the resistances 230 C and 230 D are approximately 18 kOhms.
- the primary purpose of the lines E+ and E ⁇ is to provide signals to the embedded contact sensor, in some embodiments, the lines E+ and E ⁇ are also used to couple the slider bias voltage to the slider body.
- FIG. 4 illustrates a STO bias circuit 200 for biasing both the slider 28 potential, at node A, and the potential of the STO 120 , which is the differential potential between node A and node B, in accordance with some embodiments.
- the STO bias circuit 200 shown in FIG. 4 may be used in conjunction with the exemplary configuration illustrated in FIG. 3A to bias the slider 28 body and provide the STO bias current 160 through the nodes A and B.
- the STO bias circuit 200 uses feedback to set the DC level (e.g., the amplitude of a low-frequency or DC component) of the STO bias current 160 supplied to the STO 120 .
- the STO bias circuit 200 resides in a R/W IC (e.g., as shown in FIG.
- the STO bias circuit 200 includes a first operational transconductance amplifier (OTA) 210 A and a second OTA 210 B.
- OTA operational transconductance amplifier
- An OTA is an amplifier that converts a differential input voltage to an output current.
- An OTA typically has a high input impedance and a high gain, though a high gain is not a requirement (i.e., the gain may be a lower level).
- the first OTA 210 A has two inputs, shown as “+” and “ ⁇ ” in FIG. 4 , and one output.
- a low-pass filter (LPF) 215 A is coupled to the “ ⁇ ” input of the first OTA 210 A and to the output of the first OTA 210 A.
- LPF low-pass filter
- the second OTA 210 B has two inputs, shown as “+” and “ ⁇ ” in FIG. 4 , and one output.
- a LPF 215 B is coupled to the “ ⁇ ” input of the second OTA 210 B and to the output of the second OTA 210 B.
- the cutoff frequencies of the LPFs 215 A and 215 B are tens of MHz.
- the “+” inputs of both the first OTA 210 A and the second OTA 210 B are coupled to a STO bias voltage source 205 .
- the “+” input of the first OTA 210 A and the STO bias voltage source 205 are also coupled to an interface voltage control (IVC) circuit 220 .
- IVC interface voltage control
- the IVC circuit 220 provides the slider bias voltage, and the STO bias voltage source 205 provides the DC level (e.g., the amplitude of the low-frequency (e.g., DC) component) of the STO bias current 160 .
- a first capacitance 235 C and a first resistance 230 J are connected in series between the “+” input of the first OTA 210 A and node A.
- a second capacitance 235 D and a second resistance 230 K are connected in series between the “+” input of the second OTA 210 A and node B.
- a differential current source represented by the current sources 225 A and 225 B, is also coupled to nodes A and B to provide the STO bias kick to the STO 120 .
- the STO bias circuit 200 of FIG. 4 enables the simultaneous control of the slider 28 potential and supply of the STO bias current 160 with bias kicks through the nodes A and B.
- node A is connected to the slider 28 body through a resistance 230 B, and the first OTA 210 A is used as a voltage follower with the IVC circuit 220 potential.
- the LPF 215 A in the feedback loop of the first OTA 210 A the output impedance is relatively high as compared to the termination resistances 230 J and 230 K in the high-frequency region (e.g., >100 MHz).
- the LPFs 215 A and 215 B block signals and act as an open circuit. This high-frequency condition then allows for good transmission line termination for the high-bandwidth interconnect while providing current kicks to the STO 120 .
- the voltage of the STO bias voltage source 205 is imposed on the resistance of the STO 120 by the second OTA 210 B and LPF 215 B.
- the voltage bias kick (overshoot) can then be applied by the differential current sources 225 A and 225 B.
- the use of a differential kick is preferred to reduce the crosstalk of adjacent signal paths on the ILS or flexure 30 .
- the STO bias circuit 200 uses voltages and the differential current sources 225 A and 225 B to bias the STO 120 .
- the STO bias circuit 200 may also be used to implement an all-current STO bias.
- the kick current sources 225 A and 225 B provide a low-frequency component (which may be either purely DC or may include a low-frequency AC component) in addition to the kick current, where the low-frequency component is added to the kick current.
- the first OTA 210 A and the LPF 215 A are enabled, and the OTA 210 B and LPF 215 B are disabled or are eliminated altogether from the STO bias circuit 200 of FIG. 4 .
- Such embodiments allow for an all-current bias scheme for the STO 120 .
- the bias current 160 comprises a low-frequency (e.g., DC) component and a kick current
- the low-frequency component may be programmable (e.g., the voltage provided by the STO bias voltage source 205 may be based on a programmed value of the low-frequency component and a resistance of the STO 120 ).
- FIG. 5 is a block diagram of a STO bias kick calculation circuit 245 that determines the appropriate STO bias kick current value, denoted as Ikick, in accordance with some embodiments.
- a first analog circuit 250 also referred to herein as an intrinsic circuit
- the resistance of the STO 120 is calculated using the values of a measured STO bias current 160 , denoted as Ib′, and the voltage, Vsto, provided by the STO bias voltage source 205 .
- the Rsto value, with the termination resistance value (Rterm), and the Vkick value or percentage of Vsto are then processed by the block 255 to calculate the Ikick value.
- the block 255 may be a second analog circuit (a second intrinsic circuit) or firmware functionality executed by a processor (referred to herein simply as “firmware”).
- the Ikick bias may then be supplied to the nodes A and B using a push-pull differential circuit that creates bias pulses (e.g., the circuit 200 shown in FIG. 4 ).
- FIG. 6 illustrates an exemplary write current 162 along with an example of the voltage kicks.
- the DC level of the differential Vsto bias (labeled as Vsto_diff in FIG. 6 ) is 300 mV and the Vkick value is 200 mV.
- the voltage kicks are offset from the pulses of the write current 162 by a delay that is equal to D1 ⁇ D2, where D1 is the delay of the write path and D2 is the delay of the STO bias kick, both of which are discussed below in the context of FIG. 7 .
- the offset between the STO kicks and the pulses of the write current 162 is programmable.
- FIG. 7 shows a high-level architecture that illustrates the embodiments of FIGS. 4 and 5 in the context of the channel 295 , part of the system on a chip (SoC), and the R/W IC 300 .
- the STO bias circuit 200 and the STO bias kick calculation circuit 245 are incorporated into the R/W IC 300 .
- the output of the STO bias kick calculation circuit 245 is the kick current, Ikick, and the STO bias circuit 200 generates the STO bias current 160 as described previously in the context of FIGS. 4-6 .
- the STO bias current 160 includes Ikick and may be provided by the STO bias voltage source 205 and the IVC circuit 220 in conjunction with the embodiment illustrated in FIG. 3A .
- the output of the STO bias circuit 200 is then delayed by a programmable delay block 305 B.
- the STO bias kick path has an inherent circuit delay denoted as D2, a part of which is the delay caused by the programmable delay block 305 B.
- Delay blocks 305 A and 305 B may be configured to provide a substantial amount of offset time, such that adequate time is allowed for presetting the high-speed circuits that create the current kick amplitude and shape, for example, the rise/fall time. Shown in FIG. 6 is the STO differential bias kick, where the kick precedes the write current transition, but it is to be appreciated that the kick may follow or coincide with the write current transition.
- the architectures and methods disclosed herein provide significant flexibility in the timing (e.g., relative to a write pulse of the write current 162 ) and characteristics (e.g., amplitude, duration, shape, etc.) of the bias kicks.
- timing e.g., relative to a write pulse of the write current 162
- characteristics e.g., amplitude, duration, shape, etc.
- the channel 295 includes a write data process block and write pattern logic coupled to a write buffer.
- the output of the channel 295 enters the R/W IC 300 , which includes a write path.
- the write path has an inherent circuit delay denoted as D1, a part of which is the delay of the programmable delay block 305 A.
- the timing for the bias kick current Ikick is determined based on a write trigger, on either or both of the positive and negative write transitions, and the delays of the programmable delay blocks 305 A and 305 B.
- the delays D1 and D2 are designed to be independent of temperature, such that environmental changes will not affect the pre-programmed delay offsets.
- the characteristics (e.g., amplitude, duration, transitions, frequency, duty cycle, etc.) of the write current 162 and the bias current 160 may be jointly optimized to achieve the desired performance.
- FIG. 8 is a flowchart illustrating a method 400 of electrically biasing a STO 120 in accordance with some embodiments (e.g., as shown in FIGS. 4 and 5 ).
- the process begins.
- the resistance Rsto of the STO 120 is determined by the first analog circuit 250 based on the STO bias voltage Vsto (provided by STO bias voltage source 205 ) and a measured STO bias current 160 , where the baseline STO bias (also referred to herein as the DC or low-frequency component) may be determined by the resistance value or firmware.
- a second analog circuit or firmware 255 determines a STO bias kick current value (e.g., indicating an amplitude of an AC component of the STO bias current 160 ) based on Rsto, a termination resistance, and either the STO bias voltage Vsto or a STO voltage kick value.
- the STO bias current 160 is generated based at least in part on the STO bias current kick value.
- the STO bias current 160 is provided to the STO 120 .
- the STO bias current 160 is provided to the STO 120 by a push-pull differential circuit (e.g., as described the context of FIG. 4 ).
- the STO bias current 160 is provided to the STO 120 dependent on a write trigger (e.g., as shown in FIG. 7 ).
- the timing of the STO bias current 160 may be determined based on a positive write signal transition and/or a negative write signal transition (e.g., the write current 162 shown in FIG. 6 ).
- the timing of the STO bias current 120 may be programmable so that the STO bias kick occurs at a desired time.
- the STO bias current 160 is delayed before it is provided to the STO 120 to adjust the timing of the STO bias kick (i.e., the AC or high-frequency component of the STO bias current 160 ) with respect to the write data signal timing (e.g., as shown in FIG. 7 ).
- the characteristics of the STO bias current 160 and the write current 162 may be jointly optimized.
- the method ends.
- FIG. 9 is a flowchart illustrating another method 450 of electrically biasing a STO 120 in accordance with some embodiments.
- the process begins.
- the amplitude of a high-frequency component of the STO bias current 160 is determined.
- the high-frequency component includes Ikick.
- the amplitude of the high-frequency component may be determined using an intrinsic circuit or firmware (e.g., as illustrated in the embodiment of FIG. 5 ).
- the amplitude of a low-frequency component of the STO bias current 160 is determined.
- the low-frequency component may be simply a DC component, or it may include a low-frequency AC component (where “low-frequency” means that the frequency of any AC component included in the low-frequency component is lower than the frequency of the high-frequency component).
- the amplitude of the low-frequency component may be determined using an intrinsic circuit (e.g., as illustrated in FIG. 4 ) or firmware.
- the duration of the high-frequency component is optionally determined. The duration of the high-frequency component may be expressed relative to a period of the high-frequency component (e.g., as a duty cycle) or in units of time (e.g., picoseconds). If performed, block 470 may be performed using firmware.
- the high-frequency component of the STO bias current is generated (e.g., using the circuit shown in FIG. 4 ) based at least in part on the amplitude of the high-frequency component determined at block 460 .
- the high-frequency component is further generated based on the duration determined at block 470 .
- the high-frequency component may optionally be generated based at least in part on a write trigger (as shown, for example, in FIG. 7 ), which may be, for example, determined based on at least one write signal transition.
- the low-frequency component of the STO bias current 160 is generated based at least in part on the amplitude of the low-frequency component determined at block 465 (e.g., using the circuit shown in FIG. 4 ).
- the low-frequency component may be generated further based on an indication that the hard disk drive is in a specified mode.
- the low-frequency component may be generated when the hard disk drive is in a write mode.
- the low-frequency component may be generated when the hard disk drive is in a mode that includes at least one operation other than writing (e.g., reading).
- the write current and either or both of the low-frequency component and the high-frequency component are jointly optimized.
- the high-frequency and low-frequency components are provided to the STO 120 .
- the low-frequency component may be generated using a current source or a voltage source.
- the high-frequency component may be generated using a current source.
- the method ends.
- block 465 may be performed before, after, or at the same time as block 460 .
- block 470 it may be performed before, after, or at the same time as either or both of blocks 460 , 465 .
- block 475 may be performed before, after, or at the same time as blocks 465 and 480 .
- block 480 may be performed before, after, or at the same time as blocks 460 , 470 (if performed), and 475 .
- block 485 may include portions or all of blocks 460 , 465 , 470 (if performed), 475 , and/or 480 ).
- block 485 may iterate through or repeat other blocks (e.g., block 485 may loop through some or all of blocks 460 , 465 , 470 (if performed), 475 , and/or 480 ).
- FIG. 9 presents one exemplary ordering of the various blocks, including optional blocks. Alternative orderings are possible and are explicitly contemplated herein.
- phrases of the form “at least one of A, B, and C,” “at least one of A, B, or C,” “one or more of A, B, or C,” and “one or more of A, B, and C” are interchangeable, and each encompasses all of the following meanings: “A only,” “B only,” “C only,” “A and B but not C,” “A and C but not B,” “B and C but not A,” and “all of A, B, and C.”
- over refers to a relative position of one feature with respect to other features.
- one feature disposed “over” or “under” another feature may be directly in contact with the other feature or may have intervening material.
- one feature disposed “between” two features may be directly in contact with the two features or may have one or more intervening features or materials.
- a first feature “on” a second feature is in contact with that second feature.
Landscapes
- Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Recording Or Reproducing By Magnetic Means (AREA)
- Digital Magnetic Recording (AREA)
Abstract
Description
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/816,211 US10891973B2 (en) | 2016-12-30 | 2020-03-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201615395157A | 2016-12-30 | 2016-12-30 | |
US15/918,060 US10424323B1 (en) | 2016-12-30 | 2018-03-12 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
US16/537,594 US10629229B2 (en) | 2016-12-30 | 2019-08-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
US16/816,211 US10891973B2 (en) | 2016-12-30 | 2020-03-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/537,594 Continuation US10629229B2 (en) | 2016-12-30 | 2019-08-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
Publications (2)
Publication Number | Publication Date |
---|---|
US20200211584A1 US20200211584A1 (en) | 2020-07-02 |
US10891973B2 true US10891973B2 (en) | 2021-01-12 |
Family
ID=67988781
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/918,060 Active US10424323B1 (en) | 2016-12-30 | 2018-03-12 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
US16/537,594 Active US10629229B2 (en) | 2016-12-30 | 2019-08-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
US16/816,211 Active US10891973B2 (en) | 2016-12-30 | 2020-03-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/918,060 Active US10424323B1 (en) | 2016-12-30 | 2018-03-12 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
US16/537,594 Active US10629229B2 (en) | 2016-12-30 | 2019-08-11 | High-bandwidth STO bias architecture with integrated slider voltage potential control |
Country Status (1)
Country | Link |
---|---|
US (3) | US10424323B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10957346B2 (en) * | 2019-05-03 | 2021-03-23 | Western Digital Technologies, Inc. | Magnetic recording devices and methods using a write-field-enhancement structure and bias current with offset pulses |
US11087784B2 (en) | 2019-05-03 | 2021-08-10 | Western Digital Technologies, Inc. | Data storage devices with integrated slider voltage potential control |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10388305B1 (en) * | 2016-12-30 | 2019-08-20 | Western Digital Technologies, Inc. | Apparatus and method for writing to magnetic media using an AC bias current to enhance the write field |
JP7143209B2 (en) * | 2018-12-28 | 2022-09-28 | 株式会社東芝 | Magnetic disk device and recording head control method |
US10650850B1 (en) * | 2019-02-07 | 2020-05-12 | Western Digital Technologies, Inc. | Hard disk drive with write gap conductive structure and dual independent interface voltage control circuitry |
JP7159085B2 (en) * | 2019-03-11 | 2022-10-24 | 株式会社東芝 | Magnetic recording device and magnetic head |
US10910007B1 (en) * | 2020-02-14 | 2021-02-02 | Western Digital Technologies, Inc. | Heat-assisted magnetic recording device capable of providing negative electrical potential at NFT |
JP7482002B2 (en) * | 2020-11-17 | 2024-05-13 | 株式会社東芝 | Magnetic recording device and magnetic recording method |
US11776568B2 (en) | 2022-02-22 | 2023-10-03 | Western Digital Technologies, Inc. | Device lifetime improvement through constant temperature |
Citations (106)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6201653B1 (en) | 1998-06-12 | 2001-03-13 | International Business Machines Corporation | By-pass write drivers for high-performance data recording |
US20020130658A1 (en) | 2001-02-05 | 2002-09-19 | Masayuki Abe | Magnetic head measuring apparatus and measuring method applied to the same apparatus |
US6614554B1 (en) | 1998-09-25 | 2003-09-02 | Canon Kabushiki Kaisha | Recording apparatus and method of controlling recording apparatus |
US6813115B2 (en) | 2002-04-18 | 2004-11-02 | Seagate Technology Llc | Perpendicular magnetic recording head with improved write field gradient |
US20060067006A1 (en) | 2004-09-30 | 2006-03-30 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing apparatus |
US20070195453A1 (en) | 2006-02-20 | 2007-08-23 | Alps Electric Co., Ltd. | Thin-film magnetic head in which perpendicular magnetic record head overlaps on reproducing head |
US7310197B2 (en) | 2005-06-15 | 2007-12-18 | Hitachi Global Storage Technologies Netherlands, B.V. | Simultaneous measurement of contact potential and slider body clearance in a magnetic disk drive |
US7397633B2 (en) | 2005-03-01 | 2008-07-08 | Seagate Technology, Llc | Writer structure with assisted bias |
US20080212239A1 (en) | 2007-01-17 | 2008-09-04 | Yoshiaki Kawato | Magnetic head and magnetic disk system having the same |
US20080304176A1 (en) | 2007-06-07 | 2008-12-11 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20090059423A1 (en) | 2007-09-04 | 2009-03-05 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20090080106A1 (en) | 2007-09-25 | 2009-03-26 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording device |
US7538977B2 (en) | 2004-04-30 | 2009-05-26 | Hitachi Global Storage Technologies B.V. | Method and apparatus for providing diamagnetic flux focusing in a storage device |
US20090310244A1 (en) | 2008-06-17 | 2009-12-17 | Tdk Corporation | Thin-film magnetic head for microwave assist and microwave-assisted magnetic recording method |
US20100091623A1 (en) | 2008-10-10 | 2010-04-15 | Fujitsu Limited | Frequency characteristic adjusting circuit, receiving interface circuit, and magnetic storage device |
US7724469B2 (en) | 2006-12-06 | 2010-05-25 | Seagate Technology Llc | High frequency field assisted write device |
US7869160B1 (en) | 2005-04-27 | 2011-01-11 | Western Digital (Fremont), Llc | Perpendicular recording head with shaped pole surfaces for higher linear data densities |
US20110134561A1 (en) | 2009-12-07 | 2011-06-09 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording write head and system with improved spin torque oscillator for microwave-assisted magnetic recording |
US20110216435A1 (en) | 2010-03-04 | 2011-09-08 | Hitachi, Ltd. | Microwave-assisted magnetic recording head and magnetic read/write apparatus using the same |
US8049984B2 (en) | 2008-12-04 | 2011-11-01 | Hitachi Global Storage Technologies, Netherlands B.V. | Integrated slider bias control |
US20110279921A1 (en) | 2010-05-11 | 2011-11-17 | Headway Technologies, Inc. | CoFe/Ni Multilayer film with perpendicular anisotropy for microwave assisted magnetic recording |
US20110310510A1 (en) | 2010-06-21 | 2011-12-22 | Tdk Corporation | Perpendicular magnetic write head and magnetic recording device |
US20120002331A1 (en) | 2010-06-30 | 2012-01-05 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US8116031B2 (en) | 2009-04-06 | 2012-02-14 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system with helical write coil and auxiliary coil for fast switching of write pole magnetization |
US8174798B2 (en) | 2008-09-30 | 2012-05-08 | Kabushiki Kaisha Toshiba | Spin-torque oscillator, a magnetic sensor and a magnetic recording system |
US20120113542A1 (en) | 2010-11-08 | 2012-05-10 | Hitachi, Ltd. | Oscillator in which polarity is changed at high speed, magnetic head for mamr and fast data transfer rate hdd |
US8179633B2 (en) | 2009-08-28 | 2012-05-15 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system and write head with transverse auxiliary pole for fast switching of write pole magnetization |
US8203192B2 (en) | 2009-03-03 | 2012-06-19 | Seagate Technology Llc | STRAM with compensation element and method of making the same |
US8208219B2 (en) | 2010-11-05 | 2012-06-26 | Headway Technologies, Inc. | Modified field generation layer for microwave assisted magnetic recording |
US8238059B1 (en) | 2011-04-06 | 2012-08-07 | Headway Technologies, Inc. | PMR write head with narrow gap for minimal internal flux loss |
US20120224283A1 (en) | 2009-09-11 | 2012-09-06 | Rie Sato | Three-dimensional magnetic recording and reproducing apparatus |
US8274811B2 (en) | 2010-11-22 | 2012-09-25 | Headway Technologies, Inc. | Assisting FGL oscillations with perpendicular anisotropy for MAMR |
US20120243127A1 (en) | 2011-03-23 | 2012-09-27 | Kabushiki Kaisha Toshiba | Magnetic head, magnetic head assembly, and magnetic recording/reproducing apparatus |
US20120275061A1 (en) | 2009-10-30 | 2012-11-01 | Kabushiki Kaisha Toshiba | Magnetic recording device |
US8339736B2 (en) | 2007-06-20 | 2012-12-25 | Seagate Technology Llc | Wire-assisted magnetic write device with low power consumption |
US8351155B2 (en) | 2009-08-17 | 2013-01-08 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system with spin torque oscillator and control circuitry for fast switching of write pole magnetization |
JP2013047999A (en) | 2011-08-29 | 2013-03-07 | Hitachi Ltd | Magnetic recording head and magnetic recorder |
US8400734B2 (en) | 2007-08-22 | 2013-03-19 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US8422159B2 (en) | 2009-06-04 | 2013-04-16 | Seagate Technology Llc | Microwave-assisted magnetic recording with collocated microwave and write fields |
US8446690B2 (en) | 2009-08-17 | 2013-05-21 | HGST Netherlands B.V. | Perpendicular magnetic recording write head with spin torque oscillator for fast switching of write pole magnetization |
US8467149B2 (en) | 2010-11-26 | 2013-06-18 | Kabushiki Kaisha Toshiba | Spin torque oscillator and magnetic recording apparatus |
US8472135B1 (en) | 2012-03-09 | 2013-06-25 | HGST Netherlands B.V. | Microwave-assisted magnetic recording head having a current confinement structure |
US8472140B2 (en) | 2009-09-03 | 2013-06-25 | Kabushiki Kaisha Toshiba | Spin oscillator or magnetic recorder including multiple injection layers in the magnetic recording head |
US20130235485A1 (en) | 2012-03-09 | 2013-09-12 | Lsi Corporation | Storage device having write signal with multiple-slope data transition |
US8537497B2 (en) | 2011-08-29 | 2013-09-17 | Hitachi, Ltd. | Magnetic recording head and magnetic recording/reproducing apparatus |
US20130250456A1 (en) | 2012-03-22 | 2013-09-26 | Kabushiki Kaisha Toshiba | Magnetic recording head, head gimbal assembly with the same, and disk drive |
US20130258514A1 (en) | 2012-03-30 | 2013-10-03 | Tdk Corporation | Microwave-assisted magnetic recording device and method using non-constant microwave |
US8553346B2 (en) | 2011-12-09 | 2013-10-08 | HGST Netherlands B.V. | Implementing spin-torque oscillator sensing with enhanced delay control feedback circuit for hard disk drives |
US8564903B2 (en) | 2011-05-16 | 2013-10-22 | Headway Technologies, Inc. | Writer with an AFM write gap |
US8570684B1 (en) | 2012-10-05 | 2013-10-29 | HGST Netherlands B.V. | Implementing integrated spin-torque oscillator and interface bias control for hard disk drives |
US8582240B1 (en) | 2012-08-29 | 2013-11-12 | Headway Technologies, Inc. | Magnetic recording assisted by spin torque oscillator with a radio frequency current bias |
US8599506B2 (en) | 2009-12-31 | 2013-12-03 | HGST Netherlands B.V. | Integrating control of slider bias potential, touch-down detection and fly-height determination in a HDD |
JP2013251042A (en) | 2013-07-19 | 2013-12-12 | Toshiba Corp | Spin torque oscillator, magnetic recording head, magnetic head assembly, and magnetic recorder |
US8654465B2 (en) | 2011-12-09 | 2014-02-18 | HGST Netherlands B.V. | Implementing spin-torque oscillator sensing with enhanced demodulator for hard disk drives |
US20140063648A1 (en) | 2012-08-29 | 2014-03-06 | Hitachi, Ltd. | Magnetic head, and magnetic storage apparatus |
US20140104724A1 (en) | 2012-10-17 | 2014-04-17 | Hitachi, Ltd. | Perpendicular magnetic recording medium and magnetic storage device |
US20140139952A1 (en) | 2012-11-16 | 2014-05-22 | Kabushiki Kaisha Toshiba | Thin magnetic film, method of manufacturing the same, and high frequency oscillator, magnetic head, magnetic recording medium, and magnetic recording/reproducing apparatus using thin magnetic film |
US20140146420A1 (en) | 2012-11-29 | 2014-05-29 | Kabushiki Kaisha Toshiba | Magnetic head, magnetic head assembly, and magnetic recording/reproduction apparatus |
US8755153B2 (en) | 2011-09-12 | 2014-06-17 | Kabushiki Kaisha Toshiba | Reproducing head with spin-torque oscillator, and magnetic recording and reproducing apparatus |
US20140168824A1 (en) | 2012-12-19 | 2014-06-19 | HGST Netherlands B.V. | Magnetic sensor having an extended pinned layer and shape enhanced bias structure |
US20140177100A1 (en) | 2012-12-20 | 2014-06-26 | HGST Netherlands B.V. | Mamr head with a multi-layered side gap for stable oscillation of the sto |
US20140177092A1 (en) | 2012-12-20 | 2014-06-26 | HGST Netherlands B.V. | Mamr head adapted for high speed switching |
JP2014130672A (en) | 2012-11-29 | 2014-07-10 | Toshiba Corp | Magnetic head, magnetic head assembly, and magnetic recording and reproducing device |
US8797693B1 (en) | 2013-08-26 | 2014-08-05 | HGST Netherlands B.V. | Implementing enhanced ESD prevention for hard disk drives using spin-torque oscillator (STO) |
US8824104B1 (en) | 2013-06-28 | 2014-09-02 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording/reproducing device |
US20140269235A1 (en) | 2013-03-12 | 2014-09-18 | Seagate Technology Llc | Magnetoresistive element with nano-crystalline shield |
US20140268428A1 (en) | 2013-03-12 | 2014-09-18 | Seagate Technology Llc | Coupling feature in a trilayer lamination |
US8879205B2 (en) | 2012-11-13 | 2014-11-04 | HGST Netherlands B.V. | High spin-torque efficiency spin-torque oscillator (STO) with dual spin polarization layer |
US8896973B2 (en) | 2011-10-28 | 2014-11-25 | Kabushiki Kaisha Toshiba | Magnetic head with a spin torque oscillator, magnetic sensor, and magnetic recording/reproducing apparatus |
US8917465B1 (en) | 2014-06-26 | 2014-12-23 | HGST Netherlands B.V. | Implementing spin torque oscillator power-on oscillation checker using ramped STO bias differentiator in microwave-assisted magnetic recording (MAMR) hard disk drives |
US20150002963A1 (en) | 2013-06-28 | 2015-01-01 | Seagate Technology Llc | Write Gap Structure for a Magnetic Recording Head |
US8953273B1 (en) | 2014-06-30 | 2015-02-10 | Kabushiki Kaisha Toshiba | Magnetic disk apparatus |
US20150092292A1 (en) | 2013-09-27 | 2015-04-02 | HGST Netherlands B.V. | Mamr head with recessed sto |
US9001444B1 (en) | 2014-06-26 | 2015-04-07 | HGST Netherlands B.V. | Implementing spin torque oscillator power-on oscillation checker for microwave-assisted magnetic recording hard disk drives |
US9007722B2 (en) | 2012-08-30 | 2015-04-14 | Hitachi, Ltd. | High frequency magnetic field assisted magnetic recording head |
US9007723B1 (en) | 2013-12-13 | 2015-04-14 | HGST Netherlands B.V. | Microwave-assisted magnetic recording (MAMR) head employing advanced current control to establish a magnetic resonance state |
US9042051B2 (en) | 2013-08-15 | 2015-05-26 | Western Digital (Fremont), Llc | Gradient write gap for perpendicular magnetic recording writer |
US9064508B1 (en) | 2014-03-17 | 2015-06-23 | HGST Netherlands B.V. | Pile spin-torque oscillator with AF-mode oscillation for generating high AC-field in microwave-assisted magnetic recording |
US9099128B1 (en) | 2014-10-28 | 2015-08-04 | HGST Netherlands BV | Implementing noise based detection of spin torque oscillator power-on in microwave-assisted magnetic recording (MAMR) hard disk drives |
CN104835510A (en) | 2014-02-07 | 2015-08-12 | 株式会社东芝 | Magnetic recording head and disk device with the same |
WO2015126326A1 (en) | 2014-02-18 | 2015-08-27 | Agency For Science, Technology And Research | Magnetic head with spin torque oscillator for microwave assisted magnetic recording |
US9142227B1 (en) | 2014-09-08 | 2015-09-22 | HGST Netherlands B.V. | Microwave assisted magnetic recording (MAMR) write head and system |
US9230571B1 (en) | 2014-08-26 | 2016-01-05 | Headway Technologies, Inc. | MgO based perpendicular spin polarizer in microwave assisted magnetic recording (MAMR) applications |
US9230569B1 (en) | 2014-11-26 | 2016-01-05 | HGST Netherlands B.V. | Low Bs spin-polarizer for spin torque oscillator |
US20160027456A1 (en) | 2014-07-25 | 2016-01-28 | Seagate Technology Llc | Data Storage Device with Phase Lock Spin-Torque Oscillation Stabilization |
US20160027455A1 (en) | 2014-07-25 | 2016-01-28 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20160035373A1 (en) | 2014-07-30 | 2016-02-04 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording and reproducing device |
US20160035375A1 (en) | 2014-07-25 | 2016-02-04 | Seagate Technology Llc | Data Storage Device with Phase Lock Spin-Torque Oscillation Stabilization |
US20160055866A1 (en) | 2014-08-20 | 2016-02-25 | HGST Netherlands B.V. | Scissor unidirectional biasing with hard bias stabilized soft bias |
US9275672B2 (en) | 2012-03-01 | 2016-03-01 | Hitachi, Ltd. | Magnetic head, magnetic recording method and apparatus for controlling magnetic head with spin torque oscillator in a disk drive |
US9330691B1 (en) | 2015-04-17 | 2016-05-03 | Kabushiki Kaisha Toshiba | Microwave assisted magnetic head |
US9355668B2 (en) | 2013-05-21 | 2016-05-31 | HGST Netherlands B.V. | Hard disk drive with contact detection using a spin torque oscillator |
US9355657B1 (en) | 2015-06-05 | 2016-05-31 | HGST Netherlands B.V. | Implementing spin torque oscillator erasure prevention in microwave-assisted magnetic recording (MAMR) hard disk drives |
US20160180906A1 (en) | 2014-12-22 | 2016-06-23 | Kabushik Kaisha Toshiba | Magnetic recording apparatus |
US9378759B2 (en) | 2014-11-20 | 2016-06-28 | HGST Netherlands B.V. | Spin torque oscillator with low magnetic moment and high perpendicular magnetic anisotropy material |
US9679587B2 (en) | 2015-08-25 | 2017-06-13 | Kabushiki Kaisha Toshiba | High frequency assisted magnetic recording head and disk device comprising the magnetic recording head |
US20170236537A1 (en) | 2016-02-16 | 2017-08-17 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording and reproducing device |
US9881637B1 (en) | 2017-02-17 | 2018-01-30 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Methods and devices for spin torque oscillator control and monitoring |
US20180252780A1 (en) | 2017-03-03 | 2018-09-06 | Kabushiki Kaisha Toshiba | Magnetic sensor |
US20180261241A1 (en) | 2017-03-08 | 2018-09-13 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
US20180268848A1 (en) | 2017-03-17 | 2018-09-20 | Kabushiki Kaisha Toshiba | Magnetic recording apparatus and magnetic recording head |
JP2018158709A (en) | 2017-03-21 | 2018-10-11 | 株式会社デンソー | Driving support device |
US10121497B1 (en) | 2017-10-12 | 2018-11-06 | Tdk Coporation | Magnetic recording head with spin torque oscillator layers satisfying width, thickness and angle relationship formulas |
US10135392B2 (en) | 2016-07-04 | 2018-11-20 | Institute Of Physics, Chinese Academy Of Sciences | Spin torque oscillator with high power output and its applications |
US20190088274A1 (en) | 2017-09-19 | 2019-03-21 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
US20190088275A1 (en) | 2017-09-19 | 2019-03-21 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
-
2018
- 2018-03-12 US US15/918,060 patent/US10424323B1/en active Active
-
2019
- 2019-08-11 US US16/537,594 patent/US10629229B2/en active Active
-
2020
- 2020-03-11 US US16/816,211 patent/US10891973B2/en active Active
Patent Citations (119)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6201653B1 (en) | 1998-06-12 | 2001-03-13 | International Business Machines Corporation | By-pass write drivers for high-performance data recording |
US6614554B1 (en) | 1998-09-25 | 2003-09-02 | Canon Kabushiki Kaisha | Recording apparatus and method of controlling recording apparatus |
US20020130658A1 (en) | 2001-02-05 | 2002-09-19 | Masayuki Abe | Magnetic head measuring apparatus and measuring method applied to the same apparatus |
US6813115B2 (en) | 2002-04-18 | 2004-11-02 | Seagate Technology Llc | Perpendicular magnetic recording head with improved write field gradient |
US7538977B2 (en) | 2004-04-30 | 2009-05-26 | Hitachi Global Storage Technologies B.V. | Method and apparatus for providing diamagnetic flux focusing in a storage device |
US20060067006A1 (en) | 2004-09-30 | 2006-03-30 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing apparatus |
US7397633B2 (en) | 2005-03-01 | 2008-07-08 | Seagate Technology, Llc | Writer structure with assisted bias |
US7869160B1 (en) | 2005-04-27 | 2011-01-11 | Western Digital (Fremont), Llc | Perpendicular recording head with shaped pole surfaces for higher linear data densities |
US7310197B2 (en) | 2005-06-15 | 2007-12-18 | Hitachi Global Storage Technologies Netherlands, B.V. | Simultaneous measurement of contact potential and slider body clearance in a magnetic disk drive |
US20070195453A1 (en) | 2006-02-20 | 2007-08-23 | Alps Electric Co., Ltd. | Thin-film magnetic head in which perpendicular magnetic record head overlaps on reproducing head |
US7724469B2 (en) | 2006-12-06 | 2010-05-25 | Seagate Technology Llc | High frequency field assisted write device |
US20080212239A1 (en) | 2007-01-17 | 2008-09-04 | Yoshiaki Kawato | Magnetic head and magnetic disk system having the same |
US20080304176A1 (en) | 2007-06-07 | 2008-12-11 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US8339736B2 (en) | 2007-06-20 | 2012-12-25 | Seagate Technology Llc | Wire-assisted magnetic write device with low power consumption |
US8400734B2 (en) | 2007-08-22 | 2013-03-19 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20090059423A1 (en) | 2007-09-04 | 2009-03-05 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20090080106A1 (en) | 2007-09-25 | 2009-03-26 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording device |
US20090310244A1 (en) | 2008-06-17 | 2009-12-17 | Tdk Corporation | Thin-film magnetic head for microwave assist and microwave-assisted magnetic recording method |
US8174798B2 (en) | 2008-09-30 | 2012-05-08 | Kabushiki Kaisha Toshiba | Spin-torque oscillator, a magnetic sensor and a magnetic recording system |
US20100091623A1 (en) | 2008-10-10 | 2010-04-15 | Fujitsu Limited | Frequency characteristic adjusting circuit, receiving interface circuit, and magnetic storage device |
US8049984B2 (en) | 2008-12-04 | 2011-11-01 | Hitachi Global Storage Technologies, Netherlands B.V. | Integrated slider bias control |
US8203192B2 (en) | 2009-03-03 | 2012-06-19 | Seagate Technology Llc | STRAM with compensation element and method of making the same |
US8116031B2 (en) | 2009-04-06 | 2012-02-14 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system with helical write coil and auxiliary coil for fast switching of write pole magnetization |
US8422159B2 (en) | 2009-06-04 | 2013-04-16 | Seagate Technology Llc | Microwave-assisted magnetic recording with collocated microwave and write fields |
US8351155B2 (en) | 2009-08-17 | 2013-01-08 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system with spin torque oscillator and control circuitry for fast switching of write pole magnetization |
US8446690B2 (en) | 2009-08-17 | 2013-05-21 | HGST Netherlands B.V. | Perpendicular magnetic recording write head with spin torque oscillator for fast switching of write pole magnetization |
US8179633B2 (en) | 2009-08-28 | 2012-05-15 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording system and write head with transverse auxiliary pole for fast switching of write pole magnetization |
US8472140B2 (en) | 2009-09-03 | 2013-06-25 | Kabushiki Kaisha Toshiba | Spin oscillator or magnetic recorder including multiple injection layers in the magnetic recording head |
US20120224283A1 (en) | 2009-09-11 | 2012-09-06 | Rie Sato | Three-dimensional magnetic recording and reproducing apparatus |
US20120275061A1 (en) | 2009-10-30 | 2012-11-01 | Kabushiki Kaisha Toshiba | Magnetic recording device |
US7982996B2 (en) | 2009-12-07 | 2011-07-19 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording write head and system with improved spin torque oscillator for microwave-assisted magnetic recording |
US20110134561A1 (en) | 2009-12-07 | 2011-06-09 | Hitachi Global Storage Technologies Netherlands B.V. | Perpendicular magnetic recording write head and system with improved spin torque oscillator for microwave-assisted magnetic recording |
US8599506B2 (en) | 2009-12-31 | 2013-12-03 | HGST Netherlands B.V. | Integrating control of slider bias potential, touch-down detection and fly-height determination in a HDD |
US20110216435A1 (en) | 2010-03-04 | 2011-09-08 | Hitachi, Ltd. | Microwave-assisted magnetic recording head and magnetic read/write apparatus using the same |
US20110279921A1 (en) | 2010-05-11 | 2011-11-17 | Headway Technologies, Inc. | CoFe/Ni Multilayer film with perpendicular anisotropy for microwave assisted magnetic recording |
US20110310510A1 (en) | 2010-06-21 | 2011-12-22 | Tdk Corporation | Perpendicular magnetic write head and magnetic recording device |
US20120002331A1 (en) | 2010-06-30 | 2012-01-05 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US8208219B2 (en) | 2010-11-05 | 2012-06-26 | Headway Technologies, Inc. | Modified field generation layer for microwave assisted magnetic recording |
US20120113542A1 (en) | 2010-11-08 | 2012-05-10 | Hitachi, Ltd. | Oscillator in which polarity is changed at high speed, magnetic head for mamr and fast data transfer rate hdd |
US8274811B2 (en) | 2010-11-22 | 2012-09-25 | Headway Technologies, Inc. | Assisting FGL oscillations with perpendicular anisotropy for MAMR |
US8467149B2 (en) | 2010-11-26 | 2013-06-18 | Kabushiki Kaisha Toshiba | Spin torque oscillator and magnetic recording apparatus |
US20120243127A1 (en) | 2011-03-23 | 2012-09-27 | Kabushiki Kaisha Toshiba | Magnetic head, magnetic head assembly, and magnetic recording/reproducing apparatus |
US8238059B1 (en) | 2011-04-06 | 2012-08-07 | Headway Technologies, Inc. | PMR write head with narrow gap for minimal internal flux loss |
US8564903B2 (en) | 2011-05-16 | 2013-10-22 | Headway Technologies, Inc. | Writer with an AFM write gap |
US8537497B2 (en) | 2011-08-29 | 2013-09-17 | Hitachi, Ltd. | Magnetic recording head and magnetic recording/reproducing apparatus |
JP2013047999A (en) | 2011-08-29 | 2013-03-07 | Hitachi Ltd | Magnetic recording head and magnetic recorder |
US8755153B2 (en) | 2011-09-12 | 2014-06-17 | Kabushiki Kaisha Toshiba | Reproducing head with spin-torque oscillator, and magnetic recording and reproducing apparatus |
US8896973B2 (en) | 2011-10-28 | 2014-11-25 | Kabushiki Kaisha Toshiba | Magnetic head with a spin torque oscillator, magnetic sensor, and magnetic recording/reproducing apparatus |
US8553346B2 (en) | 2011-12-09 | 2013-10-08 | HGST Netherlands B.V. | Implementing spin-torque oscillator sensing with enhanced delay control feedback circuit for hard disk drives |
US8654465B2 (en) | 2011-12-09 | 2014-02-18 | HGST Netherlands B.V. | Implementing spin-torque oscillator sensing with enhanced demodulator for hard disk drives |
US9275672B2 (en) | 2012-03-01 | 2016-03-01 | Hitachi, Ltd. | Magnetic head, magnetic recording method and apparatus for controlling magnetic head with spin torque oscillator in a disk drive |
US20130235485A1 (en) | 2012-03-09 | 2013-09-12 | Lsi Corporation | Storage device having write signal with multiple-slope data transition |
US8472135B1 (en) | 2012-03-09 | 2013-06-25 | HGST Netherlands B.V. | Microwave-assisted magnetic recording head having a current confinement structure |
US20130250456A1 (en) | 2012-03-22 | 2013-09-26 | Kabushiki Kaisha Toshiba | Magnetic recording head, head gimbal assembly with the same, and disk drive |
US20130258514A1 (en) | 2012-03-30 | 2013-10-03 | Tdk Corporation | Microwave-assisted magnetic recording device and method using non-constant microwave |
US8582240B1 (en) | 2012-08-29 | 2013-11-12 | Headway Technologies, Inc. | Magnetic recording assisted by spin torque oscillator with a radio frequency current bias |
US20140063648A1 (en) | 2012-08-29 | 2014-03-06 | Hitachi, Ltd. | Magnetic head, and magnetic storage apparatus |
US9007722B2 (en) | 2012-08-30 | 2015-04-14 | Hitachi, Ltd. | High frequency magnetic field assisted magnetic recording head |
US8570684B1 (en) | 2012-10-05 | 2013-10-29 | HGST Netherlands B.V. | Implementing integrated spin-torque oscillator and interface bias control for hard disk drives |
JP2014081981A (en) | 2012-10-17 | 2014-05-08 | Hitachi Ltd | Perpendicular magnetic recording medium and magnetic storage device |
US20140104724A1 (en) | 2012-10-17 | 2014-04-17 | Hitachi, Ltd. | Perpendicular magnetic recording medium and magnetic storage device |
US8879205B2 (en) | 2012-11-13 | 2014-11-04 | HGST Netherlands B.V. | High spin-torque efficiency spin-torque oscillator (STO) with dual spin polarization layer |
US20140139952A1 (en) | 2012-11-16 | 2014-05-22 | Kabushiki Kaisha Toshiba | Thin magnetic film, method of manufacturing the same, and high frequency oscillator, magnetic head, magnetic recording medium, and magnetic recording/reproducing apparatus using thin magnetic film |
JP2014130672A (en) | 2012-11-29 | 2014-07-10 | Toshiba Corp | Magnetic head, magnetic head assembly, and magnetic recording and reproducing device |
US20140146420A1 (en) | 2012-11-29 | 2014-05-29 | Kabushiki Kaisha Toshiba | Magnetic head, magnetic head assembly, and magnetic recording/reproduction apparatus |
US20140168824A1 (en) | 2012-12-19 | 2014-06-19 | HGST Netherlands B.V. | Magnetic sensor having an extended pinned layer and shape enhanced bias structure |
US20140177100A1 (en) | 2012-12-20 | 2014-06-26 | HGST Netherlands B.V. | Mamr head with a multi-layered side gap for stable oscillation of the sto |
US9047888B2 (en) | 2012-12-20 | 2015-06-02 | HGST Netherlands B.V. | MAMR head adapted for high speed switching |
US20140177092A1 (en) | 2012-12-20 | 2014-06-26 | HGST Netherlands B.V. | Mamr head adapted for high speed switching |
US20140269235A1 (en) | 2013-03-12 | 2014-09-18 | Seagate Technology Llc | Magnetoresistive element with nano-crystalline shield |
US20140268428A1 (en) | 2013-03-12 | 2014-09-18 | Seagate Technology Llc | Coupling feature in a trilayer lamination |
US9355668B2 (en) | 2013-05-21 | 2016-05-31 | HGST Netherlands B.V. | Hard disk drive with contact detection using a spin torque oscillator |
US20150002963A1 (en) | 2013-06-28 | 2015-01-01 | Seagate Technology Llc | Write Gap Structure for a Magnetic Recording Head |
JP2015011745A (en) | 2013-06-28 | 2015-01-19 | 株式会社東芝 | Magnetic head and magnetic record regenerating device |
US9318131B2 (en) | 2013-06-28 | 2016-04-19 | Seagate Technology Llc | Write gap structure for a magnetic recording head |
US8824104B1 (en) | 2013-06-28 | 2014-09-02 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording/reproducing device |
JP2013251042A (en) | 2013-07-19 | 2013-12-12 | Toshiba Corp | Spin torque oscillator, magnetic recording head, magnetic head assembly, and magnetic recorder |
US9042051B2 (en) | 2013-08-15 | 2015-05-26 | Western Digital (Fremont), Llc | Gradient write gap for perpendicular magnetic recording writer |
US8797693B1 (en) | 2013-08-26 | 2014-08-05 | HGST Netherlands B.V. | Implementing enhanced ESD prevention for hard disk drives using spin-torque oscillator (STO) |
US20150092292A1 (en) | 2013-09-27 | 2015-04-02 | HGST Netherlands B.V. | Mamr head with recessed sto |
US9202528B2 (en) | 2013-09-27 | 2015-12-01 | HGST Netherlands B.V. | MAMR head with recessed STO |
US9007723B1 (en) | 2013-12-13 | 2015-04-14 | HGST Netherlands B.V. | Microwave-assisted magnetic recording (MAMR) head employing advanced current control to establish a magnetic resonance state |
CN104835510A (en) | 2014-02-07 | 2015-08-12 | 株式会社东芝 | Magnetic recording head and disk device with the same |
WO2015126326A1 (en) | 2014-02-18 | 2015-08-27 | Agency For Science, Technology And Research | Magnetic head with spin torque oscillator for microwave assisted magnetic recording |
US9064508B1 (en) | 2014-03-17 | 2015-06-23 | HGST Netherlands B.V. | Pile spin-torque oscillator with AF-mode oscillation for generating high AC-field in microwave-assisted magnetic recording |
US9001444B1 (en) | 2014-06-26 | 2015-04-07 | HGST Netherlands B.V. | Implementing spin torque oscillator power-on oscillation checker for microwave-assisted magnetic recording hard disk drives |
US8917465B1 (en) | 2014-06-26 | 2014-12-23 | HGST Netherlands B.V. | Implementing spin torque oscillator power-on oscillation checker using ramped STO bias differentiator in microwave-assisted magnetic recording (MAMR) hard disk drives |
US8953273B1 (en) | 2014-06-30 | 2015-02-10 | Kabushiki Kaisha Toshiba | Magnetic disk apparatus |
US20160035375A1 (en) | 2014-07-25 | 2016-02-04 | Seagate Technology Llc | Data Storage Device with Phase Lock Spin-Torque Oscillation Stabilization |
US9368135B2 (en) | 2014-07-25 | 2016-06-14 | Seagate Technology Llc | Data storage device with phase lock spin-torque oscillation stabilization |
US20160027455A1 (en) | 2014-07-25 | 2016-01-28 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording apparatus |
US20160027456A1 (en) | 2014-07-25 | 2016-01-28 | Seagate Technology Llc | Data Storage Device with Phase Lock Spin-Torque Oscillation Stabilization |
US9390734B2 (en) | 2014-07-25 | 2016-07-12 | Seagate Technology Llc | Data storage device with phase lock spin-torque oscillation stabilization |
US20160035373A1 (en) | 2014-07-30 | 2016-02-04 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording and reproducing device |
US20160055866A1 (en) | 2014-08-20 | 2016-02-25 | HGST Netherlands B.V. | Scissor unidirectional biasing with hard bias stabilized soft bias |
US9230571B1 (en) | 2014-08-26 | 2016-01-05 | Headway Technologies, Inc. | MgO based perpendicular spin polarizer in microwave assisted magnetic recording (MAMR) applications |
US9142227B1 (en) | 2014-09-08 | 2015-09-22 | HGST Netherlands B.V. | Microwave assisted magnetic recording (MAMR) write head and system |
US9099128B1 (en) | 2014-10-28 | 2015-08-04 | HGST Netherlands BV | Implementing noise based detection of spin torque oscillator power-on in microwave-assisted magnetic recording (MAMR) hard disk drives |
US9378759B2 (en) | 2014-11-20 | 2016-06-28 | HGST Netherlands B.V. | Spin torque oscillator with low magnetic moment and high perpendicular magnetic anisotropy material |
US9230569B1 (en) | 2014-11-26 | 2016-01-05 | HGST Netherlands B.V. | Low Bs spin-polarizer for spin torque oscillator |
US20160180906A1 (en) | 2014-12-22 | 2016-06-23 | Kabushik Kaisha Toshiba | Magnetic recording apparatus |
US9330691B1 (en) | 2015-04-17 | 2016-05-03 | Kabushiki Kaisha Toshiba | Microwave assisted magnetic head |
US9355657B1 (en) | 2015-06-05 | 2016-05-31 | HGST Netherlands B.V. | Implementing spin torque oscillator erasure prevention in microwave-assisted magnetic recording (MAMR) hard disk drives |
US9679587B2 (en) | 2015-08-25 | 2017-06-13 | Kabushiki Kaisha Toshiba | High frequency assisted magnetic recording head and disk device comprising the magnetic recording head |
US20170236537A1 (en) | 2016-02-16 | 2017-08-17 | Kabushiki Kaisha Toshiba | Magnetic recording head and magnetic recording and reproducing device |
US10135392B2 (en) | 2016-07-04 | 2018-11-20 | Institute Of Physics, Chinese Academy Of Sciences | Spin torque oscillator with high power output and its applications |
US9881637B1 (en) | 2017-02-17 | 2018-01-30 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Methods and devices for spin torque oscillator control and monitoring |
US20180252780A1 (en) | 2017-03-03 | 2018-09-06 | Kabushiki Kaisha Toshiba | Magnetic sensor |
JP2018146314A (en) | 2017-03-03 | 2018-09-20 | 株式会社東芝 | Magnetic sensor and magnetic sensor device |
US20180261241A1 (en) | 2017-03-08 | 2018-09-13 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
JP2018147540A (en) | 2017-03-08 | 2018-09-20 | 株式会社東芝 | Magnetic head and magnetic recording/reproducing device |
US10186284B2 (en) | 2017-03-08 | 2019-01-22 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
US20180268848A1 (en) | 2017-03-17 | 2018-09-20 | Kabushiki Kaisha Toshiba | Magnetic recording apparatus and magnetic recording head |
US10236021B2 (en) | 2017-03-17 | 2019-03-19 | Kabushiki Kaisha Toshiba | Magnetic recording apparatus having magnetic flux control part and magnetic recording head having magnetic flux control part |
JP2018158709A (en) | 2017-03-21 | 2018-10-11 | 株式会社デンソー | Driving support device |
US20190088274A1 (en) | 2017-09-19 | 2019-03-21 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
US20190088275A1 (en) | 2017-09-19 | 2019-03-21 | Kabushiki Kaisha Toshiba | Magnetic head and magnetic recording and reproducing device |
US10276193B2 (en) | 2017-09-19 | 2019-04-30 | Kabushiki Kaisha Toshiba | Magnetic head having magnetic pole and shield, and magnetic recording and reproducing device |
US10121497B1 (en) | 2017-10-12 | 2018-11-06 | Tdk Coporation | Magnetic recording head with spin torque oscillator layers satisfying width, thickness and angle relationship formulas |
Non-Patent Citations (5)
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10957346B2 (en) * | 2019-05-03 | 2021-03-23 | Western Digital Technologies, Inc. | Magnetic recording devices and methods using a write-field-enhancement structure and bias current with offset pulses |
US11087784B2 (en) | 2019-05-03 | 2021-08-10 | Western Digital Technologies, Inc. | Data storage devices with integrated slider voltage potential control |
US11276424B2 (en) | 2019-05-03 | 2022-03-15 | Western Digital Technologies, Inc. | Data storage devices with integrated slider voltage potential control |
Also Published As
Publication number | Publication date |
---|---|
US20200211584A1 (en) | 2020-07-02 |
US10424323B1 (en) | 2019-09-24 |
US20190362744A1 (en) | 2019-11-28 |
US10629229B2 (en) | 2020-04-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10891973B2 (en) | High-bandwidth STO bias architecture with integrated slider voltage potential control | |
US11276424B2 (en) | Data storage devices with integrated slider voltage potential control | |
US7097110B2 (en) | Temperature compensation systems and methods for use with read/write heads in magnetic storage devices | |
JP5808273B2 (en) | Magnetic head, head drive control device, magnetic storage device, and control method thereof | |
US9058829B1 (en) | Multiple heaters independently controlling clearance of two or more read transducers | |
US8159781B2 (en) | Magnetic head for perpendicular recording and disk drive with the same | |
US10068597B1 (en) | Head with multiple readers configured for reading interlaced magnetic recording tracks | |
US8810954B1 (en) | Disk storage apparatus, write control apparatus and write control method | |
JP2016110680A (en) | Magnetic head, magnetic disk device having the same and reproduction method using the magnetic head | |
US10504543B1 (en) | Magnetic disk device | |
US10014009B1 (en) | Magnetic disk drive and recording head control method | |
US8125727B2 (en) | Disk drive and method for adjusting common-mode voltage of an element on a head-slider | |
US11276421B2 (en) | Energy-assisted magnetic recording device | |
US7605993B2 (en) | Write current boosted head amplifier | |
US10825473B2 (en) | Magnetic disk device | |
US8885296B2 (en) | Current drive type magnetic head and disk drive with the same | |
US7417209B2 (en) | Recording disk drive with reduced noise thermal flyheight control | |
JP2007234113A (en) | Disk device and control method of disk device | |
US11361786B1 (en) | Data storage device employing amplifier feedback for impedance matching | |
US10910007B1 (en) | Heat-assisted magnetic recording device capable of providing negative electrical potential at NFT | |
US20130120877A1 (en) | Head ic and magnetic disk apparatus having microwave assistance function | |
US9019649B2 (en) | Error recovery based on applying current/voltage to a heating element of a magnetic head | |
JP2006216098A (en) | Thin film perpendicular magnetic recording head, head gimbal assembly with this head, magnetic disk drive with this head gimbal assembly, and magnetic recording method using this magnetic head | |
US11615804B1 (en) | Disk drive biasing two write assist elements using three terminal control circuitry | |
US12112779B1 (en) | Magnetic disk device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: WESTERN DIGITAL TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CONTRERAS, JOHN;DING, YUNFEI;HO, KUOK SAN;AND OTHERS;SIGNING DATES FROM 20161230 TO 20170104;REEL/FRAME:052090/0453 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNOR:WESTERN DIGITAL TECHNOLOGIES, INC.;REEL/FRAME:053482/0453 Effective date: 20200511 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: WESTERN DIGITAL TECHNOLOGIES, INC., CALIFORNIA Free format text: RELEASE OF SECURITY INTEREST AT REEL 053482 FRAME 0453;ASSIGNOR:JPMORGAN CHASE BANK, N.A.;REEL/FRAME:058966/0279 Effective date: 20220203 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., ILLINOIS Free format text: PATENT COLLATERAL AGREEMENT - A&R LOAN AGREEMENT;ASSIGNOR:WESTERN DIGITAL TECHNOLOGIES, INC.;REEL/FRAME:064715/0001 Effective date: 20230818 Owner name: JPMORGAN CHASE BANK, N.A., ILLINOIS Free format text: PATENT COLLATERAL AGREEMENT - DDTL LOAN AGREEMENT;ASSIGNOR:WESTERN DIGITAL TECHNOLOGIES, INC.;REEL/FRAME:067045/0156 Effective date: 20230818 |