US10658369B2 - Semiconductor device and method for fabricating the same - Google Patents
Semiconductor device and method for fabricating the same Download PDFInfo
- Publication number
- US10658369B2 US10658369B2 US16/027,356 US201816027356A US10658369B2 US 10658369 B2 US10658369 B2 US 10658369B2 US 201816027356 A US201816027356 A US 201816027356A US 10658369 B2 US10658369 B2 US 10658369B2
- Authority
- US
- United States
- Prior art keywords
- liner
- trench
- isolation structure
- substrate
- width
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H01L27/10894—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76229—Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
-
- H01L27/10897—
-
- H01L29/0649—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/50—Peripheral circuit region structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H10P14/6339—
-
- H10P14/69215—
-
- H10P14/69433—
-
- H10W10/0143—
-
- H10W10/17—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
Definitions
- the invention relates to a method for fabricating semiconductor device, and more particularly to a method for fabricating a dynamic random access memory (DRAM) device.
- DRAM dynamic random access memory
- DRAM dynamic random access memory
- a DRAM unit with buried gate structure includes a transistor device and a charge storage element to receive electrical signals from bit lines and word lines.
- a transistor device to receive electrical signals from bit lines and word lines.
- current DRAM units with buried gate structures still pose numerous problems due to limited fabrication capability. Hence, how to effectively improve the performance and reliability of current DRAM device has become an important task in this field.
- a method for fabricating semiconductor device includes the steps of: providing a substrate having a memory region and a periphery region; forming a first trench and a second trench in substrate on the memory region, wherein a width of the second trench is greater than a width of the first trench; forming a first liner in the first trench and the second trench; forming a second liner on the first liner, wherein the second liner completely fills the first trench and partly fills the second trench; and planarizing the second liner and the first liner to form a first isolation structure and a second isolation structure.
- a semiconductor device includes a substrate having a memory region and a periphery region, a first isolation structure in the substrate on the memory region, a second isolation structure adjacent to the first isolation structure, in which a width of the second isolation structure is greater than a width of the first isolation structure.
- the first isolation includes a first liner in the substrate and a second liner on the first liner
- the second isolation structure includes the first liner in the substrate, the second liner on the first liner, and a third liner on the second liner.
- FIG. 1 illustrates a top-view of a DRAM device according to an embodiment of the present invention.
- FIGS. 2-4 illustrate cross-sectional views for fabricating the DRAM device along the sectional line AA′, the sectional line BB′, the sectional line CC′, and the sectional line DD′ of FIG. 1 .
- FIGS. 1-4 illustrate a method for fabricating a DRAM device according to an embodiment of the present invention, in which FIG. 1 illustrates a top-view of a DRAM device according to an embodiment of the present invention and FIGS. 2-4 illustrate cross-sectional views for fabricating the DRAM device along the sectional line AA′, the sectional line BB′, the sectional line CC′, and the sectional line DD′ of FIG. 1 .
- the present embodiment pertains to fabricate a memory device, and more particularly a DRAM device 10 , in which the DRAM device 10 includes at least a transistor device (not shown) and at least a capacitor structure (not shown) that will be serving as a smallest constituent unit within the DRAM array and also used to receive electrical signals from bit lines 12 and word lines 14 .
- the DRAM device 10 includes at least a transistor device (not shown) and at least a capacitor structure (not shown) that will be serving as a smallest constituent unit within the DRAM array and also used to receive electrical signals from bit lines 12 and word lines 14 .
- the DRAM device 10 includes a substrate 16 such as a semiconductor substrate or wafer made of silicon, a shallow trench isolation (STI) 24 formed in the substrate 16 , and a plurality of active areas (AA) 18 defined on the substrate 16 .
- a memory region 20 and a periphery region 30 are also defined on the substrate 16 , in which multiple word lines 14 and multiple bit lines 12 are preferably formed on the memory region 20 while other active devices (not shown) could be formed on the periphery region 30 .
- the active regions 18 are disposed parallel to each other and extending along a first direction
- the word lines 14 or multiple gates 22 are disposed within the substrate 16 and passing through the active regions 18 and STI 24 .
- the gates 22 are disposed extending along a second direction, in which the second direction crosses the first direction at an angle less than 90 degrees.
- the bit lines 12 on the other hand are disposed on the substrate 16 parallel to each other and extending along a third direction while crossing the active regions 18 and STI 24 , in which the third direction is different from the first direction and orthogonal to the second direction.
- the first direction, second direction, and third direction are all different from each other while the first direction is not orthogonal to both the second direction and the third direction.
- contact plugs such as bit line contacts (BLC) (not shown) are formed in the active regions 18 adjacent to two sides of the word lines 14 to electrically connect to source/drain region (not shown) of each transistor element and storage node contacts (not shown) are formed to electrically connect to a capacitor.
- BLC bit line contacts
- a first trench 26 and a second trench 28 are formed in the substrate 16 on the memory region 20 and a third trench 32 and a fourth trench 34 are formed in the substrate 16 on the periphery region 30 , in which the first trench 26 is a cross-section view of the memory region 20 taken along the sectional line AA′ shown in FIG. 1 or more specifically the distance between longer axes of two adjacent active regions 18 , the second trench 28 is a cross-section view of the memory region 20 taken along the sectional line BB′ shown in FIG.
- the third trench 32 is a cross-section view of the periphery region 30 taken along the sectional line CC′ shown in FIG. 1
- the fourth trench 34 is a cross-section view of the periphery region 30 taken along the sectional line DD′ shown in FIG. 1 .
- Each of the third trench 32 and the fourth trench 34 preferably measures a distance between two adjacent active regions 18 in the periphery region 30 .
- the first trench 26 being measured the distance between longer axes of two adjacent active regions 18 is also referred to as the body to body (B2B) trench
- the second trench 28 being measured the distance between two ends or tips of two adjacent active regions 18 is also referred to as the tip to tip (T2T) trench.
- the width of the second trench 28 is greater than the width of the first trench 26
- the width of the third trench 32 is greater than the width of the second trench 28
- the width of the fourth trench 34 is greater than the width of the third trench 32 .
- an atomic layer deposition (ALD) process is conducted to form a first liner 36 on the surface of the substrate 16 and into the first trench 26 , the second trench 28 , the third trench 32 , and the fourth trench 34 without filling each of the trenches 26 , 28 , 32 , 34 .
- ALD atomic layer deposition
- an in-situ steam generation (ISSG) process is conducted to form a second liner 38 on the first liner 36 .
- the ISSG process is conducted to form the second liner 38 into the four trenches 26 , 28 , 32 , 34 , in which the second liner 38 completely fills the first trench 26 but only fills part of the second trench 28 , part of the third trench 32 , and part of the fourth trench 34 .
- the definition of completely filling the trench at this stage refers to that the second liner 38 not only fills all of the first trench 26 but the top surface of the second liner 38 is also higher than the top surface of the substrate 16 adjacent to two sides of the first trench 26 .
- the maximum width of the first trench 26 is between 180-220 Angstroms or most preferably around 200 Angstroms
- the maximum width of the second trench 28 is between 360-440 Angstroms or most preferably around 400 Angstroms
- the maximum width of the third trench 32 is between 900-1100 Angstroms or most preferably around 1000 Angstroms
- the maximum width of the fourth trench 34 is between 0.9-1.1 microns or most preferably around 1.0 micron.
- the width of the remaining first trench 26 is preferably controlled at less than 60 Angstroms so that the second liner 38 formed through the ISSG process afterwards could fill the first trench 26 completely.
- the first liner 36 and the second liner 38 are preferably made of same material such as silicon oxide.
- an ALD process is conducted to form a third liner 40 on the second liner 38 and another ALD process is conducted to form a fourth liner 42 on the third liner 40 to fill the second trench 28 , the third trench 32 , and the fourth trench 34 completely.
- a planarizing process such as chemical mechanical polishing (CMP) process and/or etching process is conducted to remove part of the fourth liner 42 , part of the third liner 40 , part of the second liner 38 , and part of the first liner 36 to forma first isolation structure 44 and a second isolation structure 46 on the memory region 20 and a third isolation structure 48 and a fourth isolation structure 50 on the periphery region 30 .
- CMP chemical mechanical polishing
- the first isolation structure 44 , the second isolation structure 46 , the third isolation structure 48 , and the fourth isolation structure 50 are also represented by the STI 24 shown in FIG. 1 , and the top surface of each of the isolation structures could be even with the top surface of the substrate 16 or slightly lower than the top surface of the substrate 16 , which are all within the scope of the present invention.
- the third liner 40 and the fourth liner 42 are preferably made of different materials, in which the third liner 40 preferably includes silicon nitride and the fourth liner 42 includes silicon oxide, but not limited thereto.
- FIG. 4 further illustrates a structural view of a semiconductor device according to an embodiment of the present invention.
- the semiconductor device preferably includes a first isolation structure 44 and a second isolation structure 46 disposed in the substrate 16 on the memory region 20 and a third isolation structure 48 and a fourth isolation structure 50 disposed in the substrate 16 on the periphery region 30 .
- the width of the second isolation structure 46 or more specifically the width of the topmost surface of the second isolation structure 46 is greater than the width of the first isolation structure 44 or more specifically the width of the topmost surface of the first isolation structure 44 .
- the width (or most specifically the width of the topmost surface) of the third isolation structure 48 is greater than the width (or more specifically the width of the topmost surface) of the second isolation structure 46
- the width (or more specifically the width of the topmost surface) of the fourth isolation structure 50 is greater than the width (or more specifically the width of the topmost surface) of the third isolation structure 48 .
- the first isolation structure 44 includes a first liner 36 disposed in the substrate 16 and a second liner 38 disposed on the first liner 36 , in which the top surface of the first liner 36 and the second liner 38 is even with or slightly lower than the top surface of the substrate 16 .
- each of the second isolation structure 46 , the third isolation structure 48 , and the fourth isolation structure 50 includes four liners, including a first liner 36 in the substrate 16 , a second liner 38 disposed on the first liner 36 , a third liner 40 disposed on the second liner 38 , and a further liner 42 disposed on the third liner 40 .
- the first liner 36 in the first isolation structure 44 and the first liner 36 , the second liner 38 , and the third liner 40 in each of the second isolation structure 46 , the third isolation structure 48 , and the fourth isolation structure 50 is U-shaped or V-shaped (such as the third liner 40 in the second isolation structure 46 and the third isolation structure 48 ).
- the first liner 36 and the second liner 38 are preferably made of same material such as silicon oxide
- the second liner 38 and the third liner 40 are preferably made of different materials
- the third liner 40 and the fourth liner 42 are also made of different materials.
- the third liner 40 in this embodiment preferably includes silicon nitride and the fourth liner 42 preferably includes silicon oxide.
- the present invention preferably reverse the process for forming the first liner and the second liner by first performing an ALD process to form a first liner in the four trenches and then conducting an ISSG process to form a second liner again in the four trenches while filling the B2B trench completely but not filling the other three trenches having greater widths. Since the B2B trench has already been filled by the first liner and the second liner, the third liner made of silicon nitride and the fourth liner made of silicon oxide would only be filled into the remaining three trenches except the first trench (or the B2B trench). By using this approach the present invention is able to effectively reduce the formation of voids during fabrication of the isolation structures for DRAM device.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Element Separation (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
Abstract
Description
Claims (9)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/841,694 US11133320B2 (en) | 2018-06-08 | 2020-04-07 | Method for fabricating semiconductor device |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201810586454.XA CN110581138B (en) | 2018-06-08 | 2018-06-08 | Semiconductor device and method of making the same |
| CN201810586454.X | 2018-06-08 | ||
| CN201810586454 | 2018-06-08 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/841,694 Division US11133320B2 (en) | 2018-06-08 | 2020-04-07 | Method for fabricating semiconductor device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190378844A1 US20190378844A1 (en) | 2019-12-12 |
| US10658369B2 true US10658369B2 (en) | 2020-05-19 |
Family
ID=68765444
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/027,356 Active US10658369B2 (en) | 2018-06-08 | 2018-07-04 | Semiconductor device and method for fabricating the same |
| US16/841,694 Active US11133320B2 (en) | 2018-06-08 | 2020-04-07 | Method for fabricating semiconductor device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/841,694 Active US11133320B2 (en) | 2018-06-08 | 2020-04-07 | Method for fabricating semiconductor device |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US10658369B2 (en) |
| CN (1) | CN110581138B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12014950B2 (en) | 2020-09-30 | 2024-06-18 | Changxin Memory Technologies, Inc. | Method for forming semiconductor structure and semiconductor structure |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11562923B2 (en) * | 2020-05-05 | 2023-01-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor arrangement including a first electrical insulator layer and a second electrical insulator layer and method of making |
| KR102833169B1 (en) * | 2020-07-20 | 2025-07-11 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the semiconductor device |
| US12046479B2 (en) | 2020-08-13 | 2024-07-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Nitride-containing STI liner for SiGe channel |
| CN114334791B (en) * | 2020-09-30 | 2024-10-25 | 长鑫存储技术有限公司 | Method for forming semiconductor structure and semiconductor structure |
| US11881428B2 (en) * | 2021-01-05 | 2024-01-23 | Changxin Memory Technologies, Inc. | Semiconductor structure and manufacturing method thereof |
| CN112864151B (en) * | 2021-01-14 | 2023-04-07 | 长鑫存储技术有限公司 | Semiconductor device and method for manufacturing the same |
| US11670689B2 (en) * | 2021-05-06 | 2023-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for eliminating divot formation and semiconductor device manufactured using the same |
| US20230010227A1 (en) * | 2021-07-08 | 2023-01-12 | Changxin Memory Technologies, Inc. | Shallow trench isolation structure and method for manufacturing the same |
| CN115662941A (en) * | 2021-07-08 | 2023-01-31 | 长鑫存储技术有限公司 | Shallow trench isolation structure and manufacturing method thereof |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050167778A1 (en) * | 2004-02-03 | 2005-08-04 | Shin-Hye Kim | Shallow trench isolation structure with converted liner layer |
| US20070205489A1 (en) * | 2006-03-01 | 2007-09-06 | Armin Tilke | Methods of fabricating isolation regions of semiconductor devices and structures thereof |
| US20080157264A1 (en) * | 2006-12-27 | 2008-07-03 | Texas Instruments Inc. | Shallow trench isolation devices and methods |
| US20090256233A1 (en) * | 2008-04-10 | 2009-10-15 | Hynix Semiconductor Inc. | Isolation Structure in Memory Device and Method for Fabricating the Isolation Structure |
| US20150270337A1 (en) * | 2012-09-04 | 2015-09-24 | Ps4 Luxco S.A.R.L. | Semiconductor Device And Method for Producing the Same |
| US10164008B1 (en) * | 2017-06-03 | 2018-12-25 | United Microelectronics Corp. | Semiconductor structure and manufacturing method thereof |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100513405B1 (en) * | 2003-12-16 | 2005-09-09 | 삼성전자주식회사 | Method for forming fin field effect transistor |
| US8012847B2 (en) * | 2005-04-01 | 2011-09-06 | Micron Technology, Inc. | Methods of forming trench isolation in the fabrication of integrated circuitry and methods of fabricating integrated circuitry |
| KR20120091567A (en) * | 2011-02-09 | 2012-08-20 | 삼성전자주식회사 | Methods of forming an isolation layer structure |
| DE102012002719B4 (en) * | 2012-02-14 | 2026-01-22 | Zf Automotive Germany Gmbh | Pyrotechnic penalty |
| KR101874585B1 (en) * | 2012-03-19 | 2018-07-04 | 삼성전자주식회사 | Semiconductor device having isolation region |
| KR101890818B1 (en) * | 2012-03-26 | 2018-08-22 | 에스케이하이닉스 주식회사 | Semiconductor device with isolation layer, electromagnetic device having the same and method for fabriacting the same |
| KR102001597B1 (en) * | 2012-12-11 | 2019-07-19 | 에스케이하이닉스 주식회사 | Semiconductor device and method for fabricating the same |
| US9240357B2 (en) * | 2013-04-25 | 2016-01-19 | Samsung Electronics Co., Ltd. | Method of fabricating semiconductor device having preliminary stacked structure with offset oxide etched using gas cluster ion |
| JP2015204443A (en) * | 2014-04-16 | 2015-11-16 | マイクロン テクノロジー, インク. | Semiconductor device and manufacturing method of the same |
-
2018
- 2018-06-08 CN CN201810586454.XA patent/CN110581138B/en active Active
- 2018-07-04 US US16/027,356 patent/US10658369B2/en active Active
-
2020
- 2020-04-07 US US16/841,694 patent/US11133320B2/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050167778A1 (en) * | 2004-02-03 | 2005-08-04 | Shin-Hye Kim | Shallow trench isolation structure with converted liner layer |
| US20070205489A1 (en) * | 2006-03-01 | 2007-09-06 | Armin Tilke | Methods of fabricating isolation regions of semiconductor devices and structures thereof |
| US20080157264A1 (en) * | 2006-12-27 | 2008-07-03 | Texas Instruments Inc. | Shallow trench isolation devices and methods |
| US20090256233A1 (en) * | 2008-04-10 | 2009-10-15 | Hynix Semiconductor Inc. | Isolation Structure in Memory Device and Method for Fabricating the Isolation Structure |
| US20150270337A1 (en) * | 2012-09-04 | 2015-09-24 | Ps4 Luxco S.A.R.L. | Semiconductor Device And Method for Producing the Same |
| US10164008B1 (en) * | 2017-06-03 | 2018-12-25 | United Microelectronics Corp. | Semiconductor structure and manufacturing method thereof |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US12014950B2 (en) | 2020-09-30 | 2024-06-18 | Changxin Memory Technologies, Inc. | Method for forming semiconductor structure and semiconductor structure |
Also Published As
| Publication number | Publication date |
|---|---|
| US20190378844A1 (en) | 2019-12-12 |
| US20200243541A1 (en) | 2020-07-30 |
| CN110581138A (en) | 2019-12-17 |
| US11133320B2 (en) | 2021-09-28 |
| CN110581138B (en) | 2021-07-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11133320B2 (en) | Method for fabricating semiconductor device | |
| JP7659011B2 (en) | 3D Memory Device | |
| US10418367B2 (en) | Method for fabricating air gap adjacent to two sides of bit line | |
| CN111900164B (en) | Semiconductor structure and preparation method | |
| US10770464B2 (en) | Semiconductor device including bit line structure of dynamic random access memory (DRAM) and method for fabricating the same | |
| KR101609254B1 (en) | Semiconductor device and method of fabricating the same | |
| KR100650468B1 (en) | A semiconductor integrated circuit device and a method of manufacture thereof | |
| JP2022539284A (en) | Method for forming three-dimensional memory device | |
| JP2020513224A (en) | Interconnect structure of three-dimensional memory device | |
| CN118301937A (en) | Method for forming a three-dimensional memory device having a support structure for a stepped region | |
| US10636798B2 (en) | Semiconductor device and method for fabricating the same | |
| CN109390285B (en) | Contact structure and manufacturing method thereof | |
| CN107369686A (en) | Semiconductor memory element and manufacturing method thereof | |
| KR20150096183A (en) | Semiconductor device and method of the same | |
| US11271000B2 (en) | Method for fabricating semiconductor device | |
| CN108389837A (en) | Transistor arrangement, memory construction and preparation method thereof | |
| US20180190661A1 (en) | Semiconductor device and method for fabricating the same | |
| US20160086956A1 (en) | Semiconductor device and method for manufacturing semiconductor device | |
| US10147728B1 (en) | Semiconductor device and method for fabricating the same | |
| US11665888B2 (en) | Semiconductor device and method for fabricating the same | |
| CN110416214B (en) | OTP memory device, manufacturing method thereof, and electronic device | |
| US9953982B1 (en) | Semiconductor device and method for fabricating the same | |
| US10211211B1 (en) | Method for fabricating buried word line of a dynamic random access memory | |
| US20130115745A1 (en) | Methods of manufacturing semiconductor devices including device isolation trenches self-aligned to gate trenches | |
| US10903328B2 (en) | Method for fabricating semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: FUJIAN JINHUA INTEGRATED CIRCUIT CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, KUN-HSIN;CHU, HSUAN-TUNG;LU, TSUO-WEN;AND OTHERS;REEL/FRAME:046266/0450 Effective date: 20180518 Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, KUN-HSIN;CHU, HSUAN-TUNG;LU, TSUO-WEN;AND OTHERS;REEL/FRAME:046266/0450 Effective date: 20180518 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |