US10573575B2 - Semiconductor package with thermal fins - Google Patents
Semiconductor package with thermal fins Download PDFInfo
- Publication number
- US10573575B2 US10573575B2 US15/688,662 US201715688662A US10573575B2 US 10573575 B2 US10573575 B2 US 10573575B2 US 201715688662 A US201715688662 A US 201715688662A US 10573575 B2 US10573575 B2 US 10573575B2
- Authority
- US
- United States
- Prior art keywords
- mold compound
- die
- fins
- temperature
- thermal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
- H10W40/20—Arrangements for cooling
- H10W40/22—Arrangements for cooling characterised by their shape, e.g. having conical or cylindrical projections
- H10W40/226—Arrangements for cooling characterised by their shape, e.g. having conical or cylindrical projections characterised by projecting parts, e.g. fins to increase surface area
- H10W40/228—Arrangements for cooling characterised by their shape, e.g. having conical or cylindrical projections characterised by projecting parts, e.g. fins to increase surface area the projecting parts being wire-shaped or pin-shaped
-
- H01L23/3677—
-
- H01L23/055—
-
- H01L23/14—
-
- H01L23/34—
-
- H01L23/3675—
-
- H01L25/0657—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
- H10W40/20—Arrangements for cooling
- H10W40/22—Arrangements for cooling characterised by their shape, e.g. having conical or cylindrical projections
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
- H10W40/20—Arrangements for cooling
- H10W40/25—Arrangements for cooling characterised by their materials
- H10W40/258—Metallic materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
- H10W40/70—Fillings or auxiliary members in containers or in encapsulations for thermal protection or control
- H10W40/77—Auxiliary members characterised by their shape
- H10W40/778—Auxiliary members characterised by their shape in encapsulations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
- H10W70/67—Insulating or insulated package substrates; Interposers; Redistribution layers characterised by their insulating layers or insulating parts
- H10W70/69—Insulating materials thereof
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W76/00—Containers; Fillings or auxiliary members therefor; Seals
- H10W76/10—Containers or parts thereof
- H10W76/12—Containers or parts thereof characterised by their shape
- H10W76/15—Containers comprising an insulating or insulated base
- H10W76/153—Containers comprising an insulating or insulated base having interconnections in passages through the insulating or insulated base
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
-
- F—MECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
- F28—HEAT EXCHANGE IN GENERAL
- F28F—DETAILS OF HEAT-EXCHANGE AND HEAT-TRANSFER APPARATUS, OF GENERAL APPLICATION
- F28F2215/00—Fins
- F28F2215/14—Fins in the form of movable or loose fins
-
- F—MECHANICAL ENGINEERING; LIGHTING; HEATING; WEAPONS; BLASTING
- F28—HEAT EXCHANGE IN GENERAL
- F28F—DETAILS OF HEAT-EXCHANGE AND HEAT-TRANSFER APPARATUS, OF GENERAL APPLICATION
- F28F2255/00—Heat exchanger elements made of materials having special features or resulting from particular manufacturing processes
- F28F2255/04—Heat exchanger elements made of materials having special features or resulting from particular manufacturing processes comprising shape memory alloys or bimetallic elements
-
- H01L2224/16145—
-
- H01L2224/16227—
-
- H01L2224/16235—
-
- H01L2224/32145—
-
- H01L2225/06589—
-
- H01L2924/10253—
-
- H01L2924/10271—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W40/00—Arrangements for thermal protection or thermal control
- H10W40/20—Arrangements for cooling
- H10W40/25—Arrangements for cooling characterised by their materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W70/00—Package substrates; Interposers; Redistribution layers [RDL]
- H10W70/60—Insulating or insulated package substrates; Interposers; Redistribution layers
- H10W70/62—Insulating or insulated package substrates; Interposers; Redistribution layers characterised by their interconnections
- H10W70/63—Vias, e.g. via plugs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/071—Connecting or disconnecting
- H10W72/072—Connecting or disconnecting of bump connectors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/071—Connecting or disconnecting
- H10W72/073—Connecting or disconnecting of die-attach connectors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W72/00—Interconnections or connectors in packages
- H10W72/20—Bump connectors, e.g. solder bumps or copper pillars; Dummy bumps; Thermal bumps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/111—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed
- H10W74/114—Encapsulations, e.g. protective coatings characterised by their shape or disposition the semiconductor body being completely enclosed by a substrate and the encapsulations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W74/00—Encapsulations, e.g. protective coatings
- H10W74/10—Encapsulations, e.g. protective coatings characterised by their shape or disposition
- H10W74/15—Encapsulations, e.g. protective coatings characterised by their shape or disposition on active surfaces of flip-chip devices, e.g. underfills
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/20—Configurations of stacked chips
- H10W90/288—Configurations of stacked chips characterised by arrangements for thermal management of the stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/721—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors
- H10W90/722—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors between stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/721—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors
- H10W90/724—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bump connectors between a chip and a stacked insulating package substrate, interposer or RDL
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/731—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
- H10W90/732—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between stacked chips
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/731—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors
- H10W90/734—Package configurations characterised by the relative positions of pads or connectors relative to package parts of die-attach connectors between a chip and a stacked insulating package substrate, interposer or RDL
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10W—GENERIC PACKAGES, INTERCONNECTIONS, CONNECTORS OR OTHER CONSTRUCTIONAL DETAILS OF DEVICES COVERED BY CLASS H10
- H10W90/00—Package configurations
- H10W90/701—Package configurations characterised by the relative positions of pads or connectors relative to package parts
- H10W90/751—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires
- H10W90/754—Package configurations characterised by the relative positions of pads or connectors relative to package parts of bond wires between a chip and a stacked insulating package substrate, interposer or RDL
Definitions
- Embodiments of the present disclosure generally relate to the field of semiconductor package fabrication and in particular to thermal management for semiconductor packages.
- SiP-based devices It may be difficult to use bulky heat sinks or heat spreaders in SiP-based devices due to inherent limitations to Z-height of the device. Further, it may be difficult to use thermal slug solutions in SiP-based devices, particularly in packages with wirebond connection on the top of package. Also, a thermal slug solution may create undesirable package warpage and delamination problem in SiP-based devices.
- SiP-based devices may require a provision of a thermal interface material (TIM) between SiP and enclosures (i.e. phone case, laptop back cover or screen) for effective thermal dissipation.
- TIM thickness may be critical in order to provide good contact. For example, TIM may not sufficiently conduct heat out when it is too thin and may leave a gap between interfaces. Conversely, thick TIM may cause early mechanical reliability issues by adding extra pressure onto the package.
- FIG. 1 schematically illustrates a cross-section side view of an example integrated circuit (IC) assembly with a thermal solution, in accordance with some embodiments.
- IC integrated circuit
- FIGS. 2-3 illustrate some aspects of an example package assembly with a thermal solution comprising thermal fins, in accordance with some embodiments.
- FIG. 4 is an example side view of the package assembly with a thermal solution comprising thermal fins, in accordance with some embodiments.
- FIG. 5 illustrates an example top view of the thermal fins pattern on a surface of a mold compound of the package assembly of FIGS. 1-4 , in accordance with some embodiments.
- FIG. 6 illustrates side views of an example package assembly with a thermal solution comprising thermal fins in different stages of assembly, in accordance with some embodiments.
- FIG. 7 is an example process flow diagram for providing a package assembly with a thermal solution comprising thermal fins, in accordance with some embodiments.
- FIG. 8 illustrates an example computing system suitable for use with various components of FIGS. 1-6 , in accordance with some embodiments.
- Embodiments of the present disclosure include techniques and configurations for a semiconductor package with a thermal solution comprising thermal fins, in accordance with some embodiments.
- a semiconductor package assembly may comprise a die and a mold compound disposed on the die, to encapsulate the die.
- the package may further include a thermal solution comprising one or more thermal fins attached to the mold compound at their respective ends.
- the thermal fins may be disposed substantially flat on a top surface of the mold compound at a first temperature, and rise away from the top surface of the mold compound in response to a temperature change to a second temperature, to reach an enclosure that surrounds the package assembly, to provide direct heat conductivity between the die and the enclosure.
- the second temperature may be greater than the first temperature.
- phrase “A and/or B” means (A), (B), (A) or (B), or (A and B).
- phrase “A, B, and/or C” means (A), (B), (C), (A and B), (A and C), (B and C), or (A, B, and C).
- Coupled may mean one or more of the following. “Coupled” may mean that two or more elements are in direct physical, electrical, or optical contact. However, “coupled” may also mean that two or more elements indirectly contact each other, but yet still cooperate or interact with each other, and may mean that one or more other elements are coupled or connected between the elements that are said to be coupled with each other.
- directly coupled may mean that two or more elements are in direct contact.
- FIG. 1 schematically illustrates a cross-section side view of an example integrated circuit (IC) assembly with a thermal solution, in accordance with some embodiments.
- the IC assembly 100 may comprise a semiconductor package device, for example an integrated circuit (IC), such as a central processing unit (CPU) or a memory unit, and may further comprise a portion of a computing device, such as a graphics device, wireless device, multi-chip package including a combination with other devices, or the like.
- IC integrated circuit
- CPU central processing unit
- memory unit a memory unit
- a computing device such as a graphics device, wireless device, multi-chip package including a combination with other devices, or the like.
- the IC assembly 100 may include one or more dies (hereinafter “die 102 ”) electrically and/or physically coupled with a package assembly 121 (sometimes referred to as a “package substrate”).
- the package assembly 121 may be electrically coupled with a circuit board 122 .
- the die 102 may represent a discrete product made from a semiconductor material (e.g., silicon) using semiconductor fabrication techniques such as thin film deposition, lithography, etching, and the like used in connection with forming complementary metal-oxide-semiconductor (CMOS) devices.
- CMOS complementary metal-oxide-semiconductor
- the die 102 may be, include, or be a part of a radio frequency (RF) die.
- RF radio frequency
- the die may be, include, or be a part of a processor, memory, system-on-chip (SoC), SiP, or ASIC.
- SoC system-on-chip
- an underfill material 108 (sometimes referred to as an “encapsulant”) may be disposed between the die 102 and the package assembly 121 to promote adhesion and/or protect features of the die 102 and the package assembly 121 .
- the underfill material 108 may be composed of an electrically insulative material and may encapsulate at least a portion of the die 102 and/or the die-level interconnect structures 106 . In some embodiments, the underfill material 108 may be in direct contact with the die-level interconnect structures 106 .
- the die 102 can be attached to the package assembly 121 according to a wide variety of suitable configurations including, for example, being directly coupled with the package assembly 121 in a flip-chip configuration, as depicted.
- an active side, S 1 of the die 102 including active circuitry is attached to a surface of the package assembly 121 using die-level interconnect structures 106 such as bumps, pillars, or other suitable structures that may also electrically couple the die 102 with the package assembly 121 .
- the active side S 1 of the die 102 may include transistor devices, and an inactive side, S 2 , may be disposed opposite to the active side S 1 .
- a thermal solution 110 according to embodiments described herein may be disposed on the inactive side S 2 .
- the thermal solution 110 may comprise thermal fins and will be described below in greater detail.
- the die 102 may generally include a semiconductor substrate 102 a , one or more device layers (hereinafter “device layer 102 b ”), and one or more interconnect layers (hereinafter “interconnect layer 102 c ”).
- the semiconductor substrate 102 a may be substantially composed of a bulk semiconductor material such as, for example, silicon, in some embodiments.
- the device layer 102 b may represent a region where active devices such as transistor devices are formed on the semiconductor substrate 102 a .
- the device layer 102 b may include, for example, structures such as channel bodies and/or source/drain regions of transistor devices.
- the interconnect layer 102 c may include interconnect structures that are configured to route electrical signals to or from the active devices in the device layer 102 b .
- the interconnect layer 102 c may include trenches and/or vias to provide electrical routing and/or contacts.
- the die-level interconnect structures 106 may be configured to route electrical signals between the die 102 and other electrical devices.
- the electrical signals may include, for example, input/output (I/O) signals and/or power/ground signals that are used in connection with operation of the die 102 .
- the package assembly 121 may include a multi-layer package assembly with integrated components for wireless communication.
- the wireless communication may include, for example, short range wireless data transfer between portable devices and/or wireless displays or high speed wireless communication between peer devices.
- the package assembly 121 may include electrical routing features (not shown in FIG. 1 ) such as, for example, traces, pads, through-holes, vias, or lines configured to route electrical signals to or from the die 102 .
- the package assembly 121 may be configured to route electrical signals between the die 102 and components for wireless communication that are integrated within the package assembly, or between the die 102 and the circuit board 122 , or between the die 102 and another electrical component (e.g., another die, interposer, interface, component for wireless communication, etc.) coupled with the package assembly 121 .
- the circuit board 122 may be a printed circuit board (PCB) composed of an electrically insulative material such as an epoxy laminate.
- the circuit board 122 may include electrically insulating layers composed of materials, such as polytetrafluoroethylene, phenolic cotton paper materials such as Flame Retardant 4 (FR-4), FR-1, cotton paper, and composite epoxy materials (CEM) such as CEM-1 or CEM-3, or woven glass materials that are laminated together using an epoxy resin prepreg material.
- Interconnect structures (not shown) such as traces, trenches or vias may be formed through the electrically insulating layers to route the electrical signals of the die 102 through the circuit board 122 .
- the circuit board 122 may be composed of other suitable materials in other embodiments.
- the circuit board 122 may be a motherboard or other PCB in a computing device (e.g., described in reference to FIG. 8 ).
- Package-level interconnects such as solder balls 112 may be coupled with the package assembly 121 and/or the circuit board 122 to form corresponding solder joints that are configured to further route the electrical signals between the package assembly 121 and the circuit board 122 .
- Other suitable techniques to physically and/or electrically couple the package assembly 121 with the circuit board 122 may be used in other embodiments.
- the IC assembly 100 may include a wide variety of other suitable configurations in other embodiments including, for example, suitable combinations of flip-chip and/or wire-bonding configurations, interposers, multi-chip package configurations including system-in-package (SiP) and/or package-on-package (PoP) configurations.
- SiP system-in-package
- PoP package-on-package
- Other suitable techniques to route electrical signals between the die 102 and other components of the IC package assembly 100 may be used in some embodiments.
- FIGS. 2-3 illustrate some aspects of an example package assembly with a thermal solution comprising thermal fins, in accordance with some embodiments. Some of the components of the package assembly 200 may be provided according to the embodiments described in reference to FIG. 1 .
- the package assembly 200 may include a die 202 disposed on a substrate 204 .
- the die 202 may be electrically coupled with the substrate 204 in a number of different ways.
- the die 202 may be electrically coupled with the substrate 204 with a wirebond 206 .
- the package assembly 200 may further include a mold compound 208 disposed on the die 202 , to encapsulate the die 202 .
- the package assembly 200 may be disposed inside, or in proximity to, at least a portion of an enclosure 210 .
- the enclosure 210 may comprise a metal or other heat conducting material.
- the enclosure 210 may surround, at least partially, the package assembly 200 .
- the enclosure 210 may comprise a metal or graphite layer disposed in proximity to the package assembly 200 as shown in FIGS. 2-3 .
- the enclosure 210 may be, for example, a heat sink, a heat spreader, a casing of a mobile device or tablet computer, or the like.
- the package assembly 200 may include a thermal solution 212 , to provide heat dissipation for the package assembly.
- the thermal solution 212 may comprise one or more thermal fins 214 attached to the mold compound 208 at their ends 216 .
- the thermal fins 214 may comprise bi-metal, tri-metal, or shape memory alloy.
- the examples of bi-metal or tri-metal materials that may be used for thermal fins manufacture may include combinations between tungsten, titanium, and/or copper. In some embodiments, silicon may be used.
- the examples of shape memory alloys may include Ag—Cd, Au—Cd, Cu—Sn, Cu—Zn, Fe—Pt, Fe—Mn—Si, Co—Ni—Ga, Ni—Fe—Ga, Ti—Nb, Ni—Ti, and other combinations.
- the thermal fins 214 may be patterned and anchored directly onto the top of the package encapsulation surface 218 (e.g., top surface of the mold compound 208 ) using plating or sputtering technique.
- the thermal fins 214 may be disposed in a substantially flat position 222 on the top surface 218 of the mold compound 208 at a first temperature (e.g., room temperature).
- the fins 214 may rise away from its flat position 222 on the top surface 218 of the mold compound 208 in response to a temperature change, as indicated by arrow in FIG. 3 .
- the ambient or package temperature may change (e.g., increase) due to heating 220 of the die 202 to a second temperature value.
- the second temperature value may be greater than the first temperature value.
- the position of the thermals fins 214 may change from a flat position 222 to a risen position 224 in response to a temperature change.
- first temperature may be room temperature
- second temperature may be operating temperature of the device, and may range from 50 to 200 degrees C., depending on an application.
- the position of the thermal fins 214 may change from 222 to 224 , for example, due to a coefficient of thermal expansion mismatch between two different materials, in bi-metal implementation.
- the position of the thermal fins 214 may change from 222 to 224 if the fins 214 comprise a shape memory alloy.
- a shape memory alloy As known, an item manufactured from a shape memory alloy remembers its original shape, e.g., it returns to the original state although it may be mechanically deformed.
- thermal fins 214 may be disposed substantially flat on the surface 218 during the system assembly, and rise up and directly contact with enclosure 210 without a need of additional TIM used in legacy solutions, in which TIM may be provided between a SiP and an enclosure.
- the fins 214 when the fins 214 rise away from the top surface 218 of the mold compound 208 , they may reach, and establish a direct physical contact with, the enclosure 210 . Accordingly, the fins 214 , in their risen position, may provide direct heat conductivity between the die 202 and the enclosure 210 , and thus provide efficient dissipation of heat produced by an integrated circuit (e.g., CPU) comprising the die 202 .
- a desired risen position 224 of the thermal fins 214 and triggering temperature may be provided by appropriate selection of a material for the fins 214 and thickness control of the mold compound 208 .
- a raised fin in and of itself may provide good thermal convection and may act as a heat sink under forced air cooling systems due to increased surface area.
- the raised fins may not need to directly touch the enclosure 210 because the enclosure may not be needed in some applications.
- FIG. 4 is an example side view of the package assembly with a thermal solution, in accordance with some embodiments.
- like components of FIGS. 2-4 are indicated by like numerals.
- the package assembly 200 with the thermal solution 212 may be attached to a PCB (e.g., motherboard) 402 .
- a PCB e.g., motherboard
- thermal fins 214 may provide a direct contact 404 with the enclosure 210 . Accordingly, the heat 406 may be directly conducted through the enclosure 210 away from the die 202 .
- FIG. 5 illustrates an example top view of the thermal fins pattern on a surface of a mold compound of the package assembly of FIGS. 1-4 , in accordance with some embodiments.
- like components of FIGS. 2-5 are indicated by like numerals.
- the thermal fins 214 may be disposed in a row-column pattern on a top surface 218 of the mold compound 208 of the package assembly 200 .
- different patterns of thermal fins arrangement on the mold compound 208 may be contemplated.
- thermal fins 214 may take different shapes, in order to optimize (maximize) heat conduction.
- the fins 214 may have a tree-like shape, such as include a stem 508 and a plurality of branches 510 extending out of the stem 508 on each side of the stem, as shown.
- the example shape of the thermal fins 214 may be provided to optimize a surface of heat conduction for the fins.
- the example shape shown in view 500 does not limit the present disclosure and is provided for purposes of illustration.
- the thermal fins 214 may include a coiled shape, and may raise like a conical spring.
- a thermal fin 214 may comprise a multi-directional fin, e.g., it may not have to aligned in one direction, and may lay out in multiple directions. Fin length may vary, e.g., be small in center, and long in edges to mitigate warpage issues. In general, different thermal fins' shapes and arrangement patterns aimed at optimizing heat conduction may be contemplated and may be optimized to different applications.
- FIG. 6 illustrates side views of an example package assembly with a thermal solution comprising thermal fins in different stages of assembly, in accordance with some embodiments.
- like components of FIGS. 2-6 are indicated by like numerals.
- View 610 illustrates the example package assembly after a recess pattern 602 is created on the top surface 218 of the encapsulation (mold compound 208 ).
- a plurality of recesses 604 may be created on the surface 218 of the mold compound 208 , to form the recess pattern 602 .
- the recess pattern 602 may be provided by a mold die tooling (during mold process) or laser ablation process (after mold process).
- the top surface 218 of the mold compound 208 may be patterned with a recess using laser ablation.
- the depth of the pattern 602 and is design may be flexible and easy to modify depending on applications.
- Views 620 and 630 illustrate the example package assembly after filling the recess pattern with a material from which the thermal fins may be patterned.
- the recess pattern 602 may be filled or coated with a bi-metal or shape memory alloy, to dispose the bi-metal or shape memory alloy on the surface of the mold compound;
- View 620 illustrates an example of a filled 622 or coated 624 recess pattern 602 .
- the recess pattern 602 may be filled with a pre-formed shape memory alloy material 632 , as shown in view 630 .
- the alloy material 632 may be attached and anchored to the top surface 218 , in order to provide for rising of the thermal fins in response to a temperature change as described above.
- the recess pattern 602 may be further thermally enhanced by filling with metal paste or coating with metal sputter deposition.
- View 640 illustrates the example package assembly after patterning the thermal fins from the bi-metal or shape memory alloy disposed on the surface 618 of the mold compound 608 .
- the fins 214 may be anchored to the surface 618 with a hinge-like arrangement 642 , in order to provide a desired flexibility for the thermal fins 214 and enable a rise of the fins 214 in response to a temperature change.
- FIG. 7 is an example process flow diagram for providing a package assembly with a thermal solution comprising thermal fins, in accordance with some embodiments.
- the process 700 may comport with embodiments described in reference to FIGS. 2-6 of this disclosure.
- the process 700 may begin at block 702 and include attaching a die of a package assembly to a substrate.
- the process 700 may include encapsulating the die with a mold compound, including forming a surface of the mold compound on the die.
- the process 700 may include forming one or more thermal fins on the surface of the mold compound, including attaching the fins to the surface at their respective ends.
- the thermal fins may reside substantially flatly on the surface of the mold compound at a temperature of a first value.
- the thermal fins may rise away from the top surface of the mold compound in response to a change of temperature to a second value, to reach at least a portion of an enclosure that may surround the package assembly, and provide direct heat conductivity between the die and the enclosure.
- the second temperature value may be greater than the first temperature value.
- forming one or more thermal fins on the surface of the mold compound may include creating a plurality of recesses on the surface of the mold compound, to form a recess pattern on the surface of the mold compound; filling or coating the plurality of recesses with a bi-metal or shape memory alloy; and patterning the fins from the bi-metal or shape memory alloy disposed on the surface of the mold compound.
- FIG. 8 illustrates an example computing system suitable for use with various components of FIGS. 1-6 , in accordance with some embodiments.
- example computing system 800 may include various components described in reference to FIGS. 1-6 .
- computing system 800 may include one or more processors or processor cores 802 and system memory 804 .
- processors or processor cores 802 and system memory 804 .
- the processor 802 may include any type of processors, such as a central processing unit (CPU), a microprocessor, and the like.
- the processor 802 may be implemented as an integrated circuit having multi-cores, e.g., a multi-core microprocessor.
- the processor 802 may be a part of a semiconductor package with the thermal solution 110 or 212 described in reference to FIGS. 1-6 .
- the computing system 800 may include mass storage devices 824 (such as solid state drives, volatile memory (e.g., dynamic random-access memory (DRAM), and so forth)).
- system memory 804 and/or mass storage devices 824 may be temporal and/or persistent storage of any type, including, but not limited to, volatile and non-volatile memory, optical, magnetic, and/or solid state mass storage, and so forth.
- Volatile memory may include, but is not limited to, static and/or dynamic random-access memory.
- Non-volatile memory may include, but is not limited to, electrically erasable programmable read-only memory, phase change memory, resistive memory, and so forth.
- the computing system 800 may further include input/output (I/O) devices 808 (such as display, soft keyboard, touch sensitive screen, image capture device, and so forth) and communication interfaces 810 (such as network interface cards, modems, infrared receivers, radio receivers (e.g., Near Field Communication (NFC), Bluetooth, WiFi, 4G/5G Long Term Evolution (LTE), and so forth).
- I/O input/output
- communication interfaces 810 such as network interface cards, modems, infrared receivers, radio receivers (e.g., Near Field Communication (NFC), Bluetooth, WiFi, 4G/5G Long Term Evolution (LTE), and so forth).
- the communication interfaces 810 may include communication chips (not shown) that may be configured to operate the device 800 in accordance with a Global System for Mobile Communication (GSM), General Packet Radio Service (GPRS), Universal Mobile Telecommunications System (UMTS), High Speed Packet Access (HSPA), Evolved HSPA (E-HSPA), or Long-Term Evolution (LTE) network.
- the communication chips may also be configured to operate in accordance with Enhanced Data for GSM Evolution (EDGE), GSM EDGE Radio Access Network (GERAN), Universal Terrestrial Radio Access Network (UTRAN), or Evolved UTRAN (E-UTRAN).
- EDGE Enhanced Data for GSM Evolution
- GERAN GSM EDGE Radio Access Network
- UTRAN Universal Terrestrial Radio Access Network
- E-UTRAN Evolved UTRAN
- the communication chips may be configured to operate in accordance with Code Division Multiple Access (CDMA), Time Division Multiple Access (TDMA), Digital Enhanced Cordless Telecommunications (DECT), Evolution-Data Optimized (EV-DO), derivatives thereof, as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond.
- CDMA Code Division Multiple Access
- TDMA Time Division Multiple Access
- DECT Digital Enhanced Cordless Telecommunications
- EV-DO Evolution-Data Optimized
- derivatives thereof as well as any other wireless protocols that are designated as 3G, 4G, 5G, and beyond.
- the communication interfaces 810 may operate in accordance with other wireless protocols in other embodiments.
- system bus 812 may represent one or more buses. In the case of multiple buses, they may be bridged by one or more bus bridges (not shown). Each of these elements may perform its conventional functions known in the art.
- system memory 804 and mass storage devices 824 may be employed to store a working copy and a permanent copy of the programming instructions implementing firmware, an operating system and/or one or more applications to be executed on computing system.
- Computational logic 822 may be implemented in assembler instructions supported by processor(s) 802 or high-level languages that may be compiled into such instructions.
- the number, capability, and/or capacity of the elements 808 , 810 , 812 may vary, depending on whether computing system 800 is used as a mobile computing system, such as a tablet computing system, laptop computer, game console, or smartphone, or a stationary computing system, such as a set-top box or desktop computer. Their constitutions are otherwise known, and accordingly will not be further described.
- processors 802 may be packaged together with memory having computational logic 822 to form a System in Package (SiP) or a System on Chip (SoC).
- processors 802 and/or computational logic 822 may comprise the package assembly 200 with the thermal interface 212 , described in detail in reference to FIGS. 2-6 .
- the computing system 800 may comprise a mobile computing system, such as a smartphone, a tablet, a personal digital assistant (PDA), an ultra mobile personal computer (PC), or any other mobile computing system.
- the computing system may comprise a laptop, a netbook, a notebook, or an ultrabook.
- the computing system 800 may be any other electronic device that processes data.
- Example 1 may be a package assembly, comprising: a die; a mold compound disposed on the die; and one or more thermal fins attached to the mold compound at their respective ends, wherein the one or more thermal fins are disposed substantially flat on a top surface of the mold compound at a first temperature, and rise away from the top surface of the mold compound in response to a temperature change to a second temperature, to provide direct heat conductivity between the die and an enclosure that surrounds the package assembly, wherein the second temperature is greater than the first temperature.
- Example 2 may include the package assembly of example 1, further comprising a substrate, wherein the die is disposed on the substrate.
- Example 3 may include the package assembly of example 1, wherein the one or more thermal fins comprise a bi-metal or shape memory alloy.
- Example 4 may include the package assembly of example 1, wherein the package assembly is free from a thermal interface material between the package assembly and enclosure.
- Example 5 may include the package assembly of example 1, wherein the one or more thermal fins are anchored to the top surface of the mold compound using a plating or sputtering technique.
- Example 6 may include the package assembly of example 1, wherein the one or more thermal fins are disposed on the top surface of the mold compound in a pattern.
- Example 7 may include the package assembly of example 6, wherein the top surface of the mold compound comprises a plurality of recesses that form a recess pattern on the top surface of the mold compound, wherein the recesses are filled or coated with a bi-metal or shape memory alloy, wherein the one or more fins are patterned from the bi-metal or shape memory alloy.
- Example 8 may include the package assembly of example 1, wherein the one or more fins comprise a tree-like shape having a stem and a plurality of branches extending out of the stem on each side of the stem, to optimize a surface of heat conduction for the one or more fins.
- Example 9 may include the package assembly of example 1, wherein the package assembly comprises a system in package (SiP), wherein the package assembly is coupled with a printed circuit board.
- SiP system in package
- Example 10 may include the package assembly of any of examples 1 to 9, wherein the enclosure comprises a metal or graphite, wherein the one or more thermal fins are to reach the enclosure when rising away from the top surface of the mold compound.
- Example 11 may include the package assembly of example 1, wherein the package assembly comprises a computing device.
- Example 12 may be a method, comprising: encapsulating a die of a package assembly with a mold compound, including forming a surface of the mold compound on the die; and forming one or more thermal fins on the surface of the mold compound, including attaching the one or more thermal fins to the surface at their respective ends, the one or more thermal fins residing substantially flatly on the surface of the mold compound at a first temperature, and rising away from the top surface of the mold compound to a temperature change to a second temperature, to provide direct heat conductivity between the die and an enclosure that surrounds the package assembly, wherein the second temperature is greater than the first temperature.
- Example 13 may include the method of example 12, further comprising: attaching the die to a substrate, prior to encapsulating the die with the mold compound.
- Example 14 may include the method of example 12, wherein the forming one or more thermal fins on the mold compound includes: creating a plurality of recesses on the surface of the mold compound, to form a recess pattern on the surface of the mold compound; filling or coating the plurality of recesses with a bi-metal or shape memory alloy, to dispose the bi-metal or shape memory ally on the surface of the mold compound; and patterning the one or more fins from the bi-metal or shape memory alloy disposed on the surface of the mold compound.
- Example 15 may include the method of example 14, wherein patterning the one or more fins comprises forming the fins with a tree-like shape having a stem and a plurality of branches extending out of the stem on each side of the stem, to optimize a surface of heat conduction for the one or more fins.
- Example 16 may include the method of example 14, further comprising: attaching the die to a printed circuit board (PCB).
- PCB printed circuit board
- Example 17 may include the method of any of examples 12 to 16, wherein the one or more thermal fins are to reach at least a portion of the enclosure.
- Example 18 may be a computing system, comprising: an enclosure; a die coupled with a printed circuit board (PCB) inside the enclosure; a mold compound disposed on the die, to encapsulate the die; and one or more thermal fins attached to the mold compound at their respective ends, wherein the one or more thermal fins are disposed substantially flat on a top surface of the mold compound at a first temperature, and rise away from the top surface of the mold compound in response to a temperature change to a second temperature, to provide direct heat conductivity between the die and the enclosure, wherein the second temperature is greater than the first temperature.
- PCB printed circuit board
- Example 19 may include the computing system of example 18, further comprising a substrate attached to the PCB, wherein the die is disposed on the substrate.
- Example 20 may include the computing system of example 18, wherein the die comprises a central processing unit.
- Example 21 may include the computing system of example 18, wherein the computing system comprises a system in package (SiP).
- SiP system in package
- Example 22 may include the computing system of example 18, wherein the computing system comprises a wireless device.
- Example 23 may include the computing system of example 18, wherein the mold compound is to encapsulate the die.
- Example 24 may include the computing system of any of examples 18 to 23, wherein the one or more fins are to reach the enclosure when rising away from the top surface of the mold compound.
Landscapes
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Cooling Or The Like Of Electrical Apparatus (AREA)
Abstract
Description
Claims (24)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/688,662 US10573575B2 (en) | 2017-08-28 | 2017-08-28 | Semiconductor package with thermal fins |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/688,662 US10573575B2 (en) | 2017-08-28 | 2017-08-28 | Semiconductor package with thermal fins |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190067156A1 US20190067156A1 (en) | 2019-02-28 |
| US10573575B2 true US10573575B2 (en) | 2020-02-25 |
Family
ID=65435991
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/688,662 Active 2037-09-20 US10573575B2 (en) | 2017-08-28 | 2017-08-28 | Semiconductor package with thermal fins |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US10573575B2 (en) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE102018218049B4 (en) * | 2018-10-22 | 2020-08-13 | Zf Friedrichshafen Ag | Cooling module for a vehicle control unit, vehicle control unit with a cooling module and method for water cooling a vehicle control unit |
| US11019751B2 (en) * | 2020-03-27 | 2021-05-25 | Intel Corporation | Activate loading mechanism |
| US12111114B2 (en) * | 2021-01-29 | 2024-10-08 | Advanced Semiconductor Engineering, Inc. | Heat transfer element, method for forming the same and semiconductor structure comprising the same |
| US12245382B2 (en) * | 2021-12-02 | 2025-03-04 | Qorvo Us, Inc. | Three-dimensional patterned module exterior surface for improved heat dissipation and method of fabricating |
| US12363820B2 (en) * | 2022-11-21 | 2025-07-15 | Micron Technology, Inc. | Data throughput using a fin stack |
| CN117134539B (en) * | 2023-09-11 | 2024-03-19 | 贝德凯利电气(苏州)有限公司 | Water-cooling heat dissipation structure of high-voltage direct-current fan |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030011053A1 (en) * | 2001-07-12 | 2003-01-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
| US20090026605A1 (en) * | 2007-07-26 | 2009-01-29 | Texas Instruments Incorporated | Heat Extraction from Packaged Semiconductor Chips, Scalable with Chip Area |
| US20130078765A1 (en) * | 2009-01-26 | 2013-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | On-Chip Heat Spreader |
| US20140360699A1 (en) * | 2013-06-07 | 2014-12-11 | Mide Technology Corporation | Variable geometry heat sink assembly |
| US20180017345A1 (en) * | 2016-07-12 | 2018-01-18 | Fractal Heatsink Technologies, LLC | System and method for maintaining efficiency of a heat sink |
-
2017
- 2017-08-28 US US15/688,662 patent/US10573575B2/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030011053A1 (en) * | 2001-07-12 | 2003-01-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
| US20090026605A1 (en) * | 2007-07-26 | 2009-01-29 | Texas Instruments Incorporated | Heat Extraction from Packaged Semiconductor Chips, Scalable with Chip Area |
| US20130078765A1 (en) * | 2009-01-26 | 2013-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | On-Chip Heat Spreader |
| US20140360699A1 (en) * | 2013-06-07 | 2014-12-11 | Mide Technology Corporation | Variable geometry heat sink assembly |
| US20180017345A1 (en) * | 2016-07-12 | 2018-01-18 | Fractal Heatsink Technologies, LLC | System and method for maintaining efficiency of a heat sink |
Also Published As
| Publication number | Publication date |
|---|---|
| US20190067156A1 (en) | 2019-02-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10573575B2 (en) | Semiconductor package with thermal fins | |
| US11690165B2 (en) | Package substrate inductor having thermal interconnect structures | |
| US10734335B2 (en) | Electronic component package | |
| US9620484B2 (en) | Semiconductor package devices including interposer openings for heat transfer member | |
| US20190206839A1 (en) | Electronic device package | |
| US10595409B2 (en) | Electro-magnetic interference (EMI) shielding techniques and configurations | |
| US9177942B2 (en) | Semiconductor package and method of fabricating the same | |
| US11335620B2 (en) | Package inductor having thermal solution structures | |
| US20200144237A1 (en) | Semiconductor package | |
| TWI508238B (en) | Wafer cooling system | |
| US11664294B2 (en) | Phase change materials for electromagnetic interference shielding and heat dissipation in integrated circuit assemblies | |
| US12048123B2 (en) | Heat dissipation device having shielding/containment extensions | |
| US11437346B2 (en) | Package structure having substrate thermal vent structures for inductor cooling | |
| US20190229070A1 (en) | Fan-out semiconductor package | |
| US20200152565A1 (en) | Semiconductor package | |
| US20230317689A1 (en) | Package-on-Package Assembly with Improved Thermal Management | |
| US20220384306A1 (en) | Thermal interface structure for integrated circuit device assemblies | |
| US11923268B2 (en) | Printed heat spreader structures and methods of providing same | |
| US20230317556A1 (en) | Chassis customization with high throughput additive manufactured modification structures | |
| US20170092618A1 (en) | Package topside ball grid array for ultra low z-height | |
| US12165994B2 (en) | Radio frequency antennas and waveguides for communication between integrated circuit devices |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, HYOUNG IL;PON, FLORENCE;XU, YI;AND OTHERS;SIGNING DATES FROM 20170811 TO 20170813;REEL/FRAME:043427/0223 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP, ISSUE FEE PAYMENT VERIFIED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| CC | Certificate of correction | ||
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: SK HYNIX NAND PRODUCT SOLUTIONS CORP. (DBA SOLIDIGM), CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:072792/0592 Effective date: 20250819 |