US10411052B2 - Image sensor - Google Patents
Image sensor Download PDFInfo
- Publication number
- US10411052B2 US10411052B2 US15/850,266 US201715850266A US10411052B2 US 10411052 B2 US10411052 B2 US 10411052B2 US 201715850266 A US201715850266 A US 201715850266A US 10411052 B2 US10411052 B2 US 10411052B2
- Authority
- US
- United States
- Prior art keywords
- floating diffusion
- diffusion region
- image sensor
- gate electrode
- photoelectric conversion
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 238000009792 diffusion process Methods 0.000 claims abstract description 117
- 238000006243 chemical reaction Methods 0.000 claims abstract description 100
- 239000000758 substrate Substances 0.000 claims abstract description 64
- 238000002955 isolation Methods 0.000 claims description 25
- 238000000034 method Methods 0.000 description 17
- 239000012535 impurity Substances 0.000 description 13
- 238000009413 insulation Methods 0.000 description 9
- 230000000875 corresponding effect Effects 0.000 description 6
- 238000010586 diagram Methods 0.000 description 6
- 239000004065 semiconductor Substances 0.000 description 4
- 238000005468 ion implantation Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000007772 electrode material Substances 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 238000002347 injection Methods 0.000 description 2
- 239000007924 injection Substances 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- AHWYHTJMGYCPBU-UHFFFAOYSA-N [Ge].[Si]=O Chemical compound [Ge].[Si]=O AHWYHTJMGYCPBU-UHFFFAOYSA-N 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
- H01L27/14607—Geometry of the photosensitive area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
- H01L27/1461—Pixel-elements with integrated switching, control, storage or amplification elements characterised by the photosensitive area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
- H01L27/14612—Pixel-elements with integrated switching, control, storage or amplification elements involving a transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14609—Pixel-elements with integrated switching, control, storage or amplification elements
- H01L27/14612—Pixel-elements with integrated switching, control, storage or amplification elements involving a transistor
- H01L27/14614—Pixel-elements with integrated switching, control, storage or amplification elements involving a transistor having a special gate structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1463—Pixel isolation structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
- H01L27/14645—Colour imagers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1462—Coatings
- H01L27/14621—Colour filter arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14625—Optical elements or arrangements associated with the device
- H01L27/14627—Microlenses
Definitions
- Inventive concepts relate to an image sensor, and more particularly, to an image sensor which improves charge transfer efficiency.
- a pixel array comprising a complementary metal-oxide semiconductor (CMOS) image sensor (CIS) may include a photoelectric conversion device in each pixel.
- the photoelectric conversion device may generate an electric signal.
- the electric signal may vary according to an amount of incident light and the CIS may generate an image by processing the electric signal.
- CMOS image sensor As the demand for a high-definition image has recently increased, a pixel comprising a CMOS image sensor is desired to be miniaturized. However, charge transfer efficiency of a device included in a miniaturized pixel is reduced and accordingly, image quality may degrade. Thus, improvement is desired.
- Some example embodiments of inventive concepts provide an image sensor in which charge transfer efficiency of a miniaturized pixel is improved and accordingly, image accuracy is improved.
- set of sides an image sensor including a substrate comprising a first surface, a second surface opposite to the first surface, and a unit pixel having four sides, a photoelectric conversion device in the unit pixel, a floating diffusion region contacting the first surface in the unit pixel and overlapping with a center region of the photoelectric conversion device in a first direction perpendicular to the first surface, a gate electrode in the unit pixel, overlapping with some portions of the floating diffusion region and along a first set of sides, the first set of sides including at least one side of the four sides, and a set of transistors in the unit pixel, overlapping with some portions of the floating diffusion region and along a second set of sides that comprises at least two sides of the four sides, the first set of sides and the second set of sides not having a common side.
- an image sensor including a substrate comprising a first surface and a second surface opposite to the first surface, a photoelectric conversion device in the substrate, a floating diffusion region in the substrate, contacting the first surface and overlapping with a center region of the photoelectric conversion device in a first direction perpendicular to the first surface, a gate electrode in the substrate, overlapping with a first portion that is some portions of a perimeter of the floating diffusion region, and a set of transistors in the substrate, overlapping with a portion that is some portions of the perimeter of the floating diffusion region and different from the first portion in at least some portions.
- the first and second portions are greater than or equal to a half of the whole side surface of the floating diffusion region
- an image sensor including a substrate including a first surface and a second surface, the substrate including at least one unit pixel, a photoelectric conversion device in the unit pixel and adjacent to the first surface, a floating diffusion region at least partially in a center of the unit pixel and connected to the second surface, and a transfer gate on a first side of the floating diffusion region.
- the transfer gate includes a gate dielectric adjacent to the floating diffusion region in a first direction and adjacent to the photoelectric conversion in a second direction, perpendicular to the first direction.
- FIG. 1 illustrates a circuit diagram showing a unit pixel included in an image sensor according to some example embodiments of inventive concepts
- FIG. 2 illustrates a layout showing a unit pixel PX 1 included in an image sensor according to some example embodiments of inventive concepts
- FIG. 3 illustrates a cross-sectional view of the unit pixel PX 1 included in the image sensor according to some example embodiments of inventive concepts, taken along line A-A of FIG. 2 ;
- FIG. 4 illustrates a perspective view showing some portions of the unit pixel PX 1 included in the image sensor according to some example embodiments of inventive concepts
- FIG. 5 illustrates a layout diagram showing a unit pixel included in an image sensor according to some example embodiments of inventive concepts
- FIG. 6 illustrates a layout showing a unit pixel included in an image sensor according to some example embodiments of inventive concepts
- FIG. 7 illustrates a layout showing a unit pixel included in an image sensor according to some example embodiments of inventive concepts
- FIG. 8 illustrates a layout showing a unit pixel included in an image sensor according to some example embodiments of inventive concepts
- FIGS. 9A to 9G are cross-sectional views showing a forming process of a unit pixel described in FIG. 2 ., taken along line A-A of FIG. 2 ;
- FIG. 10 illustrates a block diagram showing an image sensor according to some example embodiments of inventive concepts.
- FIG. 1 illustrates a circuit diagram showing a unit pixel included in an image sensor according to example embodiments of inventive concepts.
- each of, or at least some of, unit pixels in an image sensor may include a photoelectric conversion device PD, a transfer transistor TX, a source follower transistor SX, a reset transistor RX, and a selection transistor AX.
- the transfer transistor TX, the source follower transistor SX, the reset transistor RX, and the selection transistor AX may respectively include a transfer gate electrode TG, a source follower gate electrode SF, a reset gate electrode RG, and a selection gate electrode SEL.
- the photoelectric conversion device PD may be or may include a photodiode including an N-type impurity region and a P-type impurity region.
- the photoelectric conversion device PD may be or may include a photosensitive device having a characteristic that a photocurrent increases linearly according to light intensity input in a reverse bias. For example, when or if the photoelectric conversion device PD is exposed to light and electrically floated from external parts, the photoelectric conversion device PD may generate an electron-hole pair. A hole and an electron may move to and accumulate in a P-type impurity injection region and an N-type impurity injection region, respectively.
- the transfer transistor TX may connect or disconnect the photoelectric conversion device PD to a floating diffusion region FD according to a voltage of the transfer gate electrode TG. While the photoelectric conversion device PD accumulates electrons corresponding to light, the transfer transistor TX may be turned off to electrically disconnect the photoelectric conversion device PD from the floating diffusion region FD. When the photoelectric conversion device PD completes absorbing light, the transfer transistor TX may be turned on to transfer charge accumulated in the photoelectric conversion device PD to the floating diffusion region FD. A gate bias of the source follower transistor SX may change proportionally to an amount of the accumulated charge, thus causing a change in a source potential of the source follower transistor SX. In this case, when the selection transistor AX is turned on, a signal generated by charge may be read via a column line.
- the floating diffusion region FD may be reset before a changed voltage of the photoelectric conversion device PD is applied to the floating diffusion region FD.
- a supply voltage VDD may be applied to a drain of the reset transistor RX and a drain of the source follower transistor SX and the reset transistor RX may be turned on, and thus residual charges in the floating diffusion region FD may be emitted.
- a reset voltage of the floating diffusion region FD may be amplified by the source follower transistor SX and externally output when the selection transistor AX is turned on. An analog voltage corresponding to the reset voltage of the floating diffusion region FD may be transmitted to an external read circuit (not shown).
- the reset transistor RX may be turned off and the transfer transistor TX may be turned on.
- the charges accumulated in the photoelectric conversion device PD may be transferred to the floating diffusion region FD.
- a changed voltage of the floating diffusion region FD may be externally output via the source follower transistor SX and the selection transistor AX.
- An analog voltage Vout corresponding to the changed voltage of the floating diffusion region FD may be transmitted to an external read circuit (not shown).
- An order of receiving the reset voltage and a voltage generated by the photoelectric conversion device PD may change.
- the read circuit may receive the reset voltage of the floating diffusion region FD and the voltage generated by the photoelectric conversion device PD, and may calculate an amount of light sensed by the photoelectric conversion device PD based on a difference between the reset voltage and the voltage generated by the photoelectric conversion device PD.
- the photoelectric conversion device PD may transfer charges to the floating diffusion region FD when or if the transfer transistor TX is turned on. Accordingly, a charge transfer path formed between the photoelectric conversion device PD and the floating diffusion region FD by the transfer gate electrode TG may change depending on a detailed structure of the photoelectric conversion device PD, the transfer transistor TX, and the floating diffusion region FD.
- An image sensor may include a structure in which a horizontal charge transfer path is removed and a vertical charge transfer path is increased (e.g. maximized) from the photoelectric conversion device PD to the floating diffusion region FD.
- a charge transfer path may be reduced to improve charge transfer efficiency.
- a region used to be a horizontal charge transfer path may be utilized for the source follower transistor SX, the reset transistor RX, and the selection transistor AX to increase areas thereof.
- charge transfer efficiency may be improved and noise of a sensed image may be reduced.
- the photoelectric conversion device PD may be or may include a photoelectric conversion device 103 of FIGS. 1 to 9G and the transfer gate electrode TG may be transfer gate electrodes 111 , 411 , and 511 of FIGS. 1 to 9G .
- the source follower transistor SX, the reset transistor RX, and the selection transistor AX may respectively correspond to first and second transistors 115 A, 115 B, 415 A, and 415 B of FIGS. 1 to 9G .
- FIG. 2 illustrates a layout a unit pixel PX 1 included in an image sensor 100 according to example embodiments of inventive concepts.
- FIG. 3 illustrates a cross-sectional view of the unit pixel PX 1 included in the image sensor 100 according to example embodiments of inventive concepts, taken along line A-A of FIG. 2 .
- FIG. 4 illustrates a perspective view showing some portions of the unit pixel PX 1 included in the image sensor 100 according to example embodiments of inventive concepts.
- the image sensor 100 may include a substrate 101 , the photoelectric conversion device 103 in (e.g. formed in) the substrate 101 , a floating diffusion region 113 overlapping a center region C 103 of the photoelectric conversion device 103 , a transfer gate electrode 111 overlapping some side surfaces, or some portions of the perimeter of, the floating diffusion region 113 , and a transistor group, or set of transistors 115 overlapping other side surfaces of the floating diffusion region 113 .
- the substrate 101 may include a first surface 101 S 1 and a second surface 101 S 2 opposite to the first surface 101 S 1 .
- the substrate 101 may include a semiconductor wafer such as a silicon substrate, a bulk substrate, an epitaxial substrate, and/or a silicon-on-insulator (SOI) substrate.
- a pixel circuit layer 117 may be on (e.g. formed on) the first surface 101 S 1 of the substrate 101 , and light may be incident onto the second surface 101 S 2 .
- the substrate 101 may include a unit pixel PX 1 having a shape of four or more sides, e.g. a quadrilateral shape having first to fourth vertices V 1 , V 2 , V 3 , and V 4 and first to fourth sides S 1 , S 2 , S 3 , and S 4 , and defined by deep and shallow device isolation layers 105 and 107 .
- the substrate 101 may include the deep and shallow device isolation layers 105 and 107 having a mesh structure in a plane view and may include a plurality of unit pixels PX 1 .
- the deep and shallow device isolation layers 105 and 107 may extend from the first surface 101 S 1 to the second surface 101 S 2 .
- the deep and shallow device isolation layers 105 and 107 may include the shallow device isolation layer 107 extended from the first surface 101 S and the deep device isolation layer 105 extended from the second surface 101 S 2 to the shallow device isolation layer 107 .
- the photoelectric conversion device 103 may be in (e.g. formed in) the substrate 101 .
- the photoelectric conversion device 103 may generate a photoelectric current by absorbing light incident through the second surface 101 S 2 .
- the substrate 101 may be or may include a semiconductor substrate doped with a first type impurity, and the photoelectric conversion device 103 may be formed by an ion implantation process by doping the semiconductor substrate with a second type impurity, the second type impurity being different from the first type impurity for the substrate 101 .
- the photoelectric conversion device 103 may be or may include a photodiode.
- the photoelectric conversion device 103 when the photoelectric conversion device 103 is formed by doping a P-type substrate with N-type impurities, the photoelectric conversion device 103 may collect an electron of an electron-hole pair. In other example embodiments, when the photoelectric conversion device 103 is formed by doping an N-type substrate with P-type impurities, the photoelectric conversion device 103 may collect holes of an electron-hole pair.
- the floating diffusion region 113 may contact the first surface 101 S 1 of the substrate 101 and overlap a center region C 103 of the photoelectric conversion device 103 in a first direction (Z direction) perpendicular to the first surface 101 S 1 .
- a transfer gate electrode may be close to (e.g. formed closed to) a photoelectric conversion device so that charges accumulated in the photoelectric conversion device may be easily transferred to a floating diffusion region.
- the transfer gate electrode may be formed in a central region of the photoelectric conversion device, and the floating diffusion region may be around the edge of a unit pixel.
- a region where a maximum voltage is generated in the photoelectric conversion device may be the central region of the photoelectric conversion device and thus, a channel region defined by the transfer gate electrode may be along a surface of the transfer gate electrode in a direction perpendicular to the central region of the photoelectric conversion device.
- charges accumulated in the photoelectric conversion device may be transferred to a first surface of a substrate along the channel region having a vertical path.
- the floating diffusion region is around the edge of the unit pixel, the charges may move in an additional horizontal path along the first surface of the substrate. A moving distance of the charges becomes longer, which reduces charge transfer efficiency and an image may be distorted due to a delay in transferring charge.
- the floating diffusion region 113 may overlap the center region C 103 of the photoelectric conversion device 103 .
- a horizontal path may be removed and a vertical path may be increased (e.g. maximized) for a charge transfer path CTP formed from the photoelectric conversion device 103 to the floating diffusion region 113 .
- the charge transfer path CTP is shortened to improve charge transfer efficiency and prevent image distortion.
- the floating diffusion region 113 is described as having a quadrilateral shape, embodiments are not limited thereto.
- the floating diffusion region 113 may have various shapes, such as a circular shape, that are formed by a process.
- a central region C 113 of the floating diffusion region 113 may overlap the center region C 103 of the photoelectric conversion device 103 in the first direction (Z direction). In some example embodiments, when the floating diffusion region 113 overlaps with the center region C 103 of the photoelectric conversion device 103 in the first direction (Z direction), the central region C 113 of the floating diffusion region 113 may not overlap the center region C 103 of the photoelectric conversion device 103 . Detailed descriptions thereof are provided with reference to FIG. 6 .
- the transfer gate electrode 111 may extend between the first surface 101 S 1 and the photoelectric conversion device 103 in the substrate 101 and from the first surface 101 S 1 in the first direction (Z direction) perpendicular to the first surface 101 S 1 . In this regard, the transfer gate electrode 111 may overlap the photoelectric conversion device 103 in the first direction (Z direction).
- the transfer gate electrode 111 may overlap a first portion, or side surface group 113 SA which is some portion of a whole perimeter, or whole side surface 113 S of the floating diffusion region 113 , and may extend along a fourth side S 4 of first to fourth sides S 1 , S 2 , S 3 , and S 4 of the unit pixel PX 1 .
- the floating diffusion region 113 may have a quadrilateral shape having first to fourth portions, or first to fourth side surfaces 113 S 1 , 113 S 2 , 113 S 3 , and 113 S 4 .
- the transfer gate electrode 111 may overlap the first side surface 113 S 1 , which is some portion of the floating diffusion region 113 .
- the transfer gate electrode 111 may be close to the floating diffusion region 113 . As a voltage is applied to the transfer gate electrode 111 , a charge transfer path may be between the center region C 103 of the photoelectric conversion device 103 and the floating diffusion region 113 only in the vertical direction.
- the first side surface group 113 SA overlapping the transfer gate electrode 111 is described as only including one first side surface 113 S 1 , embodiments are not limited thereto.
- the first side surface group 113 SA may include at least two of the first to fourth side surfaces 113 S 1 , 113 S 2 , 113 S 3 , and 113 S 4 .
- the transfer gate electrode 111 is described as being along the fourth side S 4 , embodiments are not limited thereto.
- the transfer gate electrode 111 may be along at least two of the first to fourth sides S 1 , S 2 , S 3 , and S 4 , or may extend to at least one of the first to fourth vertices V 1 , V 2 , V 3 , and V 4 that are respectively connected to the first to fourth sides S 1 , S 2 , S 3 , and S 4 .
- the transfer gate electrode 111 may arbitrarily extend around the edge of the unit pixel PX 1 .
- the transfer gate electrode 411 may extend to a region close to a first vertex V 1 of first to fourth vertices V 1 , V 2 , V 3 , and V 4 which are respectively connected to first to fourth sides S 1 , S 2 , S 3 , and S 4 .
- the transfer gate electrode 511 may extend to a region close to a fourth vertex V 4 of first to fourth vertices V 1 , V 2 , V 3 , and V 4 which are respectively connected to first to fourth sides S 1 , S 2 , S 3 , and S 4 .
- the floating diffusion region 113 may be in a center region of the unit pixel PX 1 but not in the edge region of the unit pixel PX 1 and thus, the transfer gate electrode 111 may extend in the edge region.
- a horizontal area of the transfer gate electrode 111 is increased, a forming process of the transfer gate electrode 111 may become easier to perform, thereby helping to secure that the transfer gate electrode 111 has a more uniform profile.
- charge transfer capacity is improved to prevent image distortion due to a delay in transferring charge.
- a width D 1 of the transfer gate electrode 111 may be greater than a distance D 2 from the transfer gate electrode 111 to the deep and shallow device isolation layers 105 and 107 .
- an effect of extending a horizontal area of the transfer gate electrode 111 may be increased (e.g. maximized).
- a first length 111 L 1 of the transfer gate electrode 111 in the substrate 101 in the first direction (Z direction) may be longer than a second length 111 L 2 of the transfer gate electrode 111 in a second direction (X direction) perpendicular to the first direction (Z direction) or a third length 111 L 3 thereof in a third direction (Y direction).
- X direction first direction
- Z direction second direction
- Y direction third direction
- One of the second and third lengths 111 L 2 and 111 L 3 may be longer than the first length 111 L 1 .
- a transfer gate electrode may be parallel to a light-receiving surface direction (X direction and Y direction) of a photoelectric conversion device. In this case, securing a light-receiving area of the photoelectric conversion device may be difficult.
- the transfer gate electrode 111 may extend in a first direction (Z direction) perpendicular to a light-receiving surface direction (X direction and Y direction) of the photoelectric conversion device 103 and thus, the transfer gate electrode 111 may not have any area in the light-receiving surface direction (X direction and Y direction) of the photoelectric conversion device 103 . As a result, the photoelectric conversion device 103 may have a sufficient area for receiving light.
- An outer surface of the transfer gate electrode 111 may be covered by a gate dielectric layer 109 .
- the gate dielectric layer 109 may insulate the transfer gate electrode 111 from the substrate 101 so that a voltage may not be directly applied to the substrate 101 .
- a voltage is applied to the transfer gate electrode 111 , a channel region may be formed close to the gate dielectric layer 109 .
- the set of transistors 115 may include at least one of a source follower transistor, a reset transistor, and a selection transistor.
- the set of transistors 115 may be between the first surface 101 S 1 and the photoelectric conversion device 103 in the substrate 101 .
- the set of transistors 115 may overlap a second side surface group 113 SB of which at least some portions are different from a first side surface group 113 SA of a whole side surface 113 S of the floating diffusion region 113 , and the set of transistors 115 may extend along the first side S 1 and the second side S 2 of the first to fourth sides S 1 , S 2 , S 3 , and S 4 of the unit pixel PX 1 .
- the set of transistors 115 may extend to areas close to the first vertex V 1 , the second vertex V 2 , and the third vertex V 3 of the first to fourth vertices V 1 , V 2 , V 3 , and V 4 that are respectively connected to the first to fourth sides S 1 , S 2 , S 3 , and S 4 .
- the image sensor 100 may have the floating diffusion region 113 in a center region of the unit pixel PX 1 to secure an edge region of the unit pixel PX 1 where the set of transistors 115 extends. As a horizontal area of the set of transistors 115 increases, a forming process of the set of transistors 115 may become easier to perform, thereby reducing noise of a sensed image and improving image quality.
- a width D 3 of the set of transistors 115 may be greater than a distance D 4 from the second side surface 113 S 2 of the floating diffusion region 113 to the set of transistors 115 .
- an effect of extending a horizontal area of the set of transistors 115 may be increased (e.g. maximized).
- Each of, or at least some of, the transfer gate electrode 111 , the floating diffusion region 113 , and the set of transistors 115 may be electrically separated by the deep and shallow device isolation layers 105 and 107 .
- An insulation layer 123 may be on the second surface 101 S 2 of the substrate 101 .
- the insulation layer 123 may include silicon oxide (SiOx), silicon oxynitride (SiOxNy), silicon nitride (SiNx), germanium oxynitride (GeOxNy), germanium silicon oxide (GeSixOy) or a material having a high dielectric rate.
- a color filter layer 125 may be inside the insulation layer 123 . Of incident light, light having a specific wavelength band may pass through the color filter layer 125 . For example, only one of green, red, and blue light may pass through the color filter layer 125 .
- the photoelectric conversion device 103 in a lower portion of the color filter layer 125 may detect light that has the specific wavelength band and passes through the color filter layer 125 to generate an electric signal.
- a micro lens 127 may be on the insulation layer 123 and the color filter layer 125 .
- the micro lens 127 may adjust a path for light incident onto the unit pixel PX 1 to concentrate in the photoelectric conversion device 103 .
- the pixel circuit layer 117 may be on the first surface 101 S 1 of the substrate 101 .
- the pixel circuit layer 117 may include a contact 121 and a wire 119 connected to the contact 121 , the contact 121 being electrically connected to each of the transfer gate electrode 111 that may control the photoelectric conversion device 103 , the floating diffusion region 113 , and the set of transistors 115 .
- FIG. 5 illustrates a layout diagram showing a unit pixel PX 2 included in an image sensor 200 according to example embodiments of inventive concepts.
- the image sensor 200 is substantially the same as the image sensor 100 of FIGS. 2 to 4 , except for a shape of a floating diffusion region 213 .
- the image sensor 200 may include a substrate 101 , a photoelectric conversion device 103 in the substrate 101 , the floating diffusion region 213 overlapping with a center region C 103 of the photoelectric conversion device 103 and having a circle shape, a transfer gate electrode 111 overlapping with some portions of the floating diffusion region 213 , and a set of transistors 115 overlapping with other portions of the floating diffusion region 213 .
- the substrate 101 may include the unit pixel PX 2 having a quadrilateral shape having first to fourth vertices V 1 , V 2 , V 3 , and V 4 and first to fourth sides S 1 , S 2 , S 3 , and S 4 defined by deep and shallow device isolation layers 105 and 107 .
- the floating diffusion region 213 may have a circular cross-section in the substrate 101 .
- the floating diffusion region 213 may be by an impurity implantation process and thus may have various other shapes.
- the floating diffusion region 213 may contact, in the substrate 101 , the first surface 101 S 1 and overlap the center region C 103 of the photoelectric conversion device 103 in a first direction (Z direction) perpendicular to the first surface 101 S 1 .
- a horizontal charge transfer path from the photoelectric conversion device 103 to the floating diffusion region 213 may be removed and a vertical path may be increased (e.g. maximized).
- a whole charge transfer path is reduced thereby improving charge transfer efficiency and reducing (e.g. preventing) image distortion.
- the transfer gate electrode 111 may overlap a first side surface group 213 SA, which refers some portions of a whole side surface 213 S of the floating diffusion region 213 .
- the first side surface group 213 SA may be equal to or more than a quarter of the whole side surface 213 S of the floating diffusion region 213 .
- the image sensor 200 may have the floating diffusion region 213 in a center region of the unit pixel PX 2 to secure an edge region of the unit pixel PX 2 and to extend the transfer gate electrode 111 in the edge region.
- a forming process of the transfer gate electrode 111 may become easier to perform thereby helping to secure that the transfer gate electrode 111 has a more uniform profile.
- charge transfer capacity is improved and thus image distortion due to a delay in transferring charge is reduced (e.g. prevented).
- the set of transistors 115 may overlap a second side surface group 213 SB of which at least some portions may be different from the first side surface group 213 SA of the whole side surface 213 S of the floating diffusion region 213 . Accordingly, the second side surface group 213 SB may be equal to or more than a half of the whole side surface 213 S of the floating diffusion region 213 . For example, a surface equal to or more than a half of the whole side surface 213 S of the floating diffusion region 213 may be covered by the set of transistors 115 .
- the set of transistors 115 may include first and second transistors 115 A and 115 B.
- the first transistor 115 A may overlap a 2-1 side surface 213 S 2 of the whole side surface 213 S of the floating diffusion region 213
- the second transistor 115 B may overlap a 2-2 side surface 213 S 3 of the whole side surface 213 S of the floating diffusion region 213 .
- the first transistor 115 A may overlap a quarter or more of the whole side surface 213 S of the floating diffusion region 213 .
- the first transistor 115 A may be or may include a source follower transistor. As an area of the source follower transistor increases, noise of an image may be more effectively reduced.
- the image sensor 200 may have the floating diffusion region 213 in a center region of the unit pixel PX 2 to secure an edge region of the unit pixel PX 2 and extend the set of transistors 115 in the edge region of the unit pixel PX 2 .
- a forming process of the set of transistors 115 may become easier to perform thereby reducing noise of a sensed image and improving image quality.
- FIG. 6 illustrates a layout showing a unit pixel PX 3 included in an image sensor 300 according to example embodiments of inventive concepts.
- the image sensor 300 is substantially the same as the image sensor 100 of FIGS. 2 to 4 , except for a shape and a location of a floating diffusion region 313 .
- the image sensor 300 may include a substrate 101 , a photoelectric conversion device 103 in the substrate 101 , the floating diffusion region 313 overlapping a center region C 103 of the photoelectric conversion device 103 , a transfer gate electrode 111 overlapping some portions of the floating diffusion region 313 , and a set of transistors 115 overlapping other portions of the floating diffusion region 313 .
- Each of the floating diffusion regions 113 of FIGS. 2 to 4 and the floating diffusion region 113 of FIG. 5 is described as that the center region C 113 thereof overlaps with the center region C 103 of the photoelectric conversion device 103 .
- a central region C 313 of the floating diffusion region 313 may not overlap the center region C 103 of the photoelectric conversion device 103 in a first direction (Z direction).
- a region where a maximum voltage is generated in the photoelectric conversion device 103 is the center region C 103 of the photoelectric conversion device 103 , and thus a channel region defined by the transfer gate electrode 111 may be along a surface of the transfer gate electrode 111 in a direction perpendicular to the central region C 103 of the photoelectric conversion device 103 .
- a horizontal charge transfer path from the photoelectric conversion device 103 to the floating diffusion region 313 may be reduced (e.g. removed).
- a charge transfer path may be reduced thereby improving charge transfer efficiency and reducing (e.g. preventing) image distortion.
- FIG. 7 illustrates a layout showing a unit pixel PX 4 included in an image sensor 400 according to example embodiments of inventive concepts.
- the image sensor 400 is substantially the same as the image sensor 100 of FIGS. 2 to 4 , except for shapes and locations of a transfer gate electrode 411 and a set of transistors 415 .
- the image sensor 400 may include a substrate 101 , a photoelectric conversion device 103 included in the substrate 101 , a floating diffusion region 113 overlapping a center region C 103 of the photoelectric conversion device 103 , the transfer gate electrode 411 overlapping some portions of the floating diffusion region 113 , and the set of transistors 415 overlapping other portions of the floating diffusion region 113 .
- the substrate 101 may include the unit pixel PX 4 having a quadrilateral shape having first to fourth vertices V 1 , V 2 , V 3 , and V 4 and first to fourth sides S 1 , S 2 , S 3 , and S 4 defined by deep and shallow device isolation layers 105 and 107 .
- One of the transfer gate electrode 411 and the set of transistors 415 may be in a region secured by having the floating diffusion region 113 in a center region of the unit pixel PX 4 .
- the transfer gate electrode 411 may be along the fourth side S 4 and extend to a region close to the first vertex V 1 .
- the image sensor 400 may include the transfer gate electrode 411 extended to an edge area of the unit pixel PX 4 .
- a forming process of the transfer gate electrode 411 may become easier to perform thereby helping to secure that the transfer gate electrode 411 has a more uniform profile.
- charge transfer capacity is improved and thus image distortion due to a delay in transferring charge is reduced (e.g. prevented).
- the set of transistors 415 may be along the first side S 1 and the second side S 2 and extend to the second vertex V 2 and the third vertex V 3 .
- noise of a sensed image may be reduced and image quality may be improved.
- FIG. 8 illustrates a layout showing a unit pixel PX 5 included in an image sensor 500 according to example embodiments of inventive concepts.
- the image sensor 500 is substantially the same as the image sensor 100 of FIGS. 2 to 4 , except for shapes and locations of a transfer gate electrode 511 and a set of transistors 515 .
- the image sensor 500 may include a substrate 101 , a photoelectric conversion device 103 included in the substrate 101 , a floating diffusion region 113 overlapping a center region C 103 of the photoelectric conversion device 103 , the transfer gate electrode 511 overlapping some portions of the floating diffusion region 113 , and the set of transistors 515 overlapping other portions of the floating diffusion region 113 .
- One of the transfer gate electrode 511 and the set of transistors 515 may be in a region secured by having the floating diffusion region 113 in a center region of the unit pixel PX 5 .
- the transfer gate electrode 511 may be along a fourth side S 4 and extend to a region close to a fourth vertex V 4 .
- the image sensor 500 according to example embodiments of inventive concepts may have the transfer gate electrode 511 extended in an edge region of the unit pixel PX 5 , thereby helping to secure that the transfer gate electrode 511 has a more uniform profile.
- charge transfer capacity may be improved and thus image distortion due to a delay in transferring charge may be reduced (e.g. prevented).
- the set of transistors 515 may be along a first side S 1 and a second side S 2 and extend to a first vertex V 1 , a second vertex V 2 and a third vertex V 3 thereby reducing noise of a sensed image and improving image quality.
- FIGS. 9A to 9G are cross-sectional views showing a forming process of a unit pixel described in FIG. 2 ., taken along a line A-A of FIG. 2 .
- a substrate 101 may include a first surface 101 S 1 and a preliminary second surface 101 S 2 P.
- the substrate 101 may be doped with a P-type impurity, but embodiments are not limited thereto.
- a photoelectric conversion device 103 and a well region may be formed in the substrate 101 by performing an ion implantation process.
- the photoelectric conversion device 103 may be formed by doping an N-type impurity.
- the photoelectric conversion device 103 may be formed after forming deep and shallow device isolation layers 105 and 107 .
- a mask pattern (not shown) defining a unit pixel may be formed on the first surface ( 101 S 1 ).
- the mask pattern may be used as an etch mask for etching the substrate 101 close to the first surface 101 S 1 to form a first trench T 1 .
- the first trench T 1 may be for forming a deep device isolation layer.
- an insulation layer for filling the first trench T 1 may be formed and a planarization etch process may be performed on the insulation layer to form a deep device isolation layer 105 .
- a mask pattern (not shown) may be formed on the first surface 101 S 1 , and the mask pattern may be used as an etch mask for etching the substrate 101 close to the first surface 101 S 1 to form a second trench T 2 .
- the second trench T 2 may be for forming a shallow device isolation layer.
- the second trench T 2 may be formed in a region which is not the center region of the photoelectric conversion device 103 .
- an insulation layer for filling the second trench T 2 may be formed and a planarization and/or etch process may be performed on the insulation layer to form a shallow device isolation layer 107 .
- a third trench T 3 in which a transfer gate electrode is formed may be formed between shallow device isolation layers 107 of the first surface 101 S 1 .
- the third trench T 3 may extend to an edge region.
- a gate dielectric layer 109 and a transfer gate electrode material 111 P may cover a side wall and a bottom of the third trench T 3 .
- the gate dielectric layer 109 and the transfer gate electrode material 111 P may be etched to form a transfer gate electrode 111 .
- an ion implantation process may be performed to form a floating diffusion region 113 and a set of transistors 115 in a region close to the transfer gate electrode 111 .
- a pixel circuit layer 117 may be formed on the first surface 101 S 1 , the pixel circuit layer 117 including a contact 121 and a wire 119 .
- the preliminary second surface 101 S 2 P faces upward by turning the substrate 101 upside down.
- a grinding or a chemical-mechanical polishing (CMP) process may be performed to remove a region of the substrate 101 close to the preliminary second surface 101 S 2 P by a desired (or, alternatively, predetermined) thickness so as to expose the second surface 101 S 2 of FIG. 3 .
- CMP chemical-mechanical polishing
- the insulation layer 123 , the color filter layer 125 , and the micro lens 127 may be formed on the second surface 101 S 2 to produce the image sensor 100 .
- FIGS. 9A to 9G show a method of producing the image sensor 100 of FIGS. 2 to 4 , but the method may also apply to the image sensors 200 , 300 , 400 , and 500 of FIGS. 5 to 8 .
- FIG. 10 illustrates a block diagram showing an image sensor 2100 according to example embodiments of inventive concepts.
- the image sensor 2100 may include a pixel array 2110 , a controller 2130 , a row driver 2120 , and a pixel signal processor 2140 .
- the pixel array 2110 may include the image sensors 100 , 200 , 300 , 400 , and 500 according to example embodiments, described in FIGS. 2 to 8 .
- the pixel array 2110 may include a plurality of unit pixels arranged in a two-dimensional way and each of the unit pixels may include a photosensitive device.
- the photosensitive device may absorb light to generate charge and an electric signal by the generated charge may be transferred to the pixel signal processor 2140 via a vertical signal path.
- the unit pixels included in the pixel array 2110 may provide an output voltage one-by-one in row units, and thus unit pixels included in one row of the pixel array 2110 may be activated at the same time by a selection signal output by the row driver 2120 .
- Unit pixels included in a selected row may provide an output voltage according to an amount of absorbed light to an output line of a corresponding column.
- the controller 2130 may control the row driver 2120 so that the pixel array 2110 may absorb light to accumulate charge, temporally store the accumulated charge, and externally output an electric signal by the stored charge to outside of the pixel array 2110 . Also, the controller 2130 may control the pixel signal processor 2140 so as to measure an output voltage generated by the pixel array 2110 .
- the pixel signal processor 2140 may include a correlated double sampler (CDS) 2142 , an Analog-to-Digital Converter (ADC) 2144 and a buffer 2146 .
- the CDS 2142 may sample and hold an output voltage generated by the pixel array 2110 .
- the CDS 2142 may double-sample a specific noise level and a level according to the generated output voltage to output a level corresponding to a difference.
- the CDS 2142 may receive a ramp signal generated by a ramp signal generator 2148 and compare the generated output voltage with the ramp signal to output a result thereof.
- the ADC 2144 may convert an analog signal corresponding to a level received from the CDS 2142 into a digital signal.
- the buffer 2146 may latch a digital signal, and the latched signal may be sequentially output to outside of the image sensor 2100 and delivered to an image processor (not shown).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2017-0002063 | 2017-01-05 | ||
KR1020170002063A KR20180080931A (en) | 2017-01-05 | 2017-01-05 | Image sensor |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180190695A1 US20180190695A1 (en) | 2018-07-05 |
US10411052B2 true US10411052B2 (en) | 2019-09-10 |
Family
ID=62712002
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/850,266 Active US10411052B2 (en) | 2017-01-05 | 2017-12-21 | Image sensor |
Country Status (2)
Country | Link |
---|---|
US (1) | US10411052B2 (en) |
KR (1) | KR20180080931A (en) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10134791B1 (en) * | 2017-12-20 | 2018-11-20 | Novatek Microelectronics Corp. | Backside illumination global shutter sensor and pixel thereof |
KR20230153861A (en) * | 2022-04-29 | 2023-11-07 | 삼성전자주식회사 | Image sensor |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110169991A1 (en) * | 2010-01-08 | 2011-07-14 | Omnivision Technologies, Inc. | Image sensor with epitaxially self-aligned photo sensors |
US20130258311A1 (en) | 2012-03-27 | 2013-10-03 | Hamamatsu Photonics K.K. | Range sensor and range image sensor |
US8614759B2 (en) | 2008-06-09 | 2013-12-24 | Sony Corporation | Solid-state imaging device, drive method thereof and electronic apparatus |
KR20140093029A (en) | 2013-01-17 | 2014-07-25 | 삼성전자주식회사 | Semiconductor cmos image sensor(cis) having vertical transfer gate (vtg) and a method for production thereof |
US20150228684A1 (en) * | 2014-02-10 | 2015-08-13 | Kabushiki Kaisha Toshiba | Solid-state imaging device |
US20150243700A1 (en) | 2014-02-27 | 2015-08-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20150279883A1 (en) * | 2014-03-31 | 2015-10-01 | Stmicroelectronics Sa | Vertical gate transistor and pixel structure comprising such a transistor |
US20150373255A1 (en) * | 2014-06-23 | 2015-12-24 | Bumsuk Kim | Auto-focus image sensor and digital image processing device including the same |
US20160020236A1 (en) | 2013-03-11 | 2016-01-21 | Sony Corporation | Solid-state imaging device, method of manufacturing the same, and electronic apparatus |
US20160104740A1 (en) * | 2014-10-10 | 2016-04-14 | Samsung Electronics Co., Ltd. | Image sensor and methods of manufacturing the same |
US9356067B2 (en) | 2011-02-07 | 2016-05-31 | Samsung Electronics Co., Ltd. | Image sensors including a gate electrode surrounding a floating diffusion region |
US9385157B2 (en) | 2014-07-11 | 2016-07-05 | Samsung Electronics Co., Ltd. | Pixel of an image sensor, and image sensor |
US20160218138A1 (en) | 2015-01-23 | 2016-07-28 | Kabushiki Kaisha Toshiba | Solid-state image pickup device and method for manufacturing a solid-state image pickup device |
US20170125474A1 (en) * | 2015-10-30 | 2017-05-04 | Stmicroelectronics (Crolles 2) Sas | Image sensor |
-
2017
- 2017-01-05 KR KR1020170002063A patent/KR20180080931A/en unknown
- 2017-12-21 US US15/850,266 patent/US10411052B2/en active Active
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8614759B2 (en) | 2008-06-09 | 2013-12-24 | Sony Corporation | Solid-state imaging device, drive method thereof and electronic apparatus |
US20110169991A1 (en) * | 2010-01-08 | 2011-07-14 | Omnivision Technologies, Inc. | Image sensor with epitaxially self-aligned photo sensors |
US9356067B2 (en) | 2011-02-07 | 2016-05-31 | Samsung Electronics Co., Ltd. | Image sensors including a gate electrode surrounding a floating diffusion region |
US20130258311A1 (en) | 2012-03-27 | 2013-10-03 | Hamamatsu Photonics K.K. | Range sensor and range image sensor |
US9337224B2 (en) | 2013-01-17 | 2016-05-10 | Samsung Electronics Co., Ltd. | CMOS image sensor and method of manufacturing the same |
KR20140093029A (en) | 2013-01-17 | 2014-07-25 | 삼성전자주식회사 | Semiconductor cmos image sensor(cis) having vertical transfer gate (vtg) and a method for production thereof |
US20160020236A1 (en) | 2013-03-11 | 2016-01-21 | Sony Corporation | Solid-state imaging device, method of manufacturing the same, and electronic apparatus |
US20150228684A1 (en) * | 2014-02-10 | 2015-08-13 | Kabushiki Kaisha Toshiba | Solid-state imaging device |
US20150243700A1 (en) | 2014-02-27 | 2015-08-27 | Kabushiki Kaisha Toshiba | Semiconductor device |
US20150279883A1 (en) * | 2014-03-31 | 2015-10-01 | Stmicroelectronics Sa | Vertical gate transistor and pixel structure comprising such a transistor |
US20150373255A1 (en) * | 2014-06-23 | 2015-12-24 | Bumsuk Kim | Auto-focus image sensor and digital image processing device including the same |
US9385157B2 (en) | 2014-07-11 | 2016-07-05 | Samsung Electronics Co., Ltd. | Pixel of an image sensor, and image sensor |
US20160104740A1 (en) * | 2014-10-10 | 2016-04-14 | Samsung Electronics Co., Ltd. | Image sensor and methods of manufacturing the same |
US20160218138A1 (en) | 2015-01-23 | 2016-07-28 | Kabushiki Kaisha Toshiba | Solid-state image pickup device and method for manufacturing a solid-state image pickup device |
US20170125474A1 (en) * | 2015-10-30 | 2017-05-04 | Stmicroelectronics (Crolles 2) Sas | Image sensor |
Also Published As
Publication number | Publication date |
---|---|
KR20180080931A (en) | 2018-07-13 |
US20180190695A1 (en) | 2018-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10623675B2 (en) | Image sensor including at least one autofocusing pixel and at least one normal pixel and driving method thereof | |
US9893123B2 (en) | Image sensor including photoelectric conversion devices | |
US20190088704A1 (en) | Image sensors | |
US8716769B2 (en) | Image sensors including color adjustment path | |
US9443892B2 (en) | Image sensor and method of forming the same | |
TW201919221A (en) | Image sensor | |
US9553119B2 (en) | Methods of forming an image sensor | |
KR102575458B1 (en) | Image sensor and method for fabricating the same | |
JP2011159757A (en) | Solid-state imaging device and manufacturing method thereof, driving method of solid-state imaging device, and electronic device | |
JP2006261411A (en) | Image sensor having buried photodiode region, and manufacturing method thereof | |
US10068937B2 (en) | Image sensor and method for fabricating the same | |
US10644051B2 (en) | Image sensor | |
US10998358B2 (en) | Image sensor including dummy isolation structure | |
US20120077301A1 (en) | Image sensor and method of fabricating the same | |
KR102564851B1 (en) | Image sensor | |
US11101306B2 (en) | Image sensing device | |
KR20170131928A (en) | Image sensor | |
US11742368B2 (en) | Image sensing device and method for forming the same | |
US10411052B2 (en) | Image sensor | |
US20210202547A1 (en) | Image sensor and method of fabricating the same | |
US9978787B1 (en) | Image sensor and method for fabricating the same | |
US11676988B2 (en) | Image sensor | |
US20230299096A1 (en) | Image sensor and manufacturing method of the same | |
US20060049437A1 (en) | CMOS image sensors and methods for fabricating the same | |
US20240204031A1 (en) | Pixel of image sensor and image sensor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JANG, DONG-YOUNG;OH, SUNG-HOON;KIM, YI-TAE;REEL/FRAME:044490/0775 Effective date: 20170516 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |