US10198395B2 - Port multiplier system and operation method - Google Patents
Port multiplier system and operation method Download PDFInfo
- Publication number
- US10198395B2 US10198395B2 US15/643,495 US201715643495A US10198395B2 US 10198395 B2 US10198395 B2 US 10198395B2 US 201715643495 A US201715643495 A US 201715643495A US 10198395 B2 US10198395 B2 US 10198395B2
- Authority
- US
- United States
- Prior art keywords
- port
- multiplier
- port multiplier
- downstream
- frame information
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4282—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2213/00—Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F2213/0032—Serial ATA [SATA]
Definitions
- the disclosure relates to a port multiplier technology and, more specifically to, a port multiplier system and an operation method thereof.
- the total number of ports of a port multiplier is limited by the single port multiplier and cannot be expanded based on the serial advanced technology attachment (SATA).
- SATA serial advanced technology attachment
- an operation method comprises: receiving a plurality of frame information structures from a host, each of the frame information structures corresponds to a port multiplier port number; sending the frame information structures that correspond to the port multiplier port numbers, respectively, to a first downstream port of a first port multiplier according to the port multiplier port numbers; and sending the frame information structures that are sent to the first downstream port to a plurality of second downstream ports of a second port multiplier, respectively.
- FIG. 1 is a schematic diagram showing a port multiplier system in an embodiment
- FIG. 2 is a schematic diagram showing a port multiplier system in an embodiment
- FIG. 3 is a schematic diagram showing a port multiplier system in an embodiment
- FIG. 4 is a schematic diagram showing a port multiplier system in an embodiment
- FIG. 5 is a schematic diagram showing a port multiplier system in an embodiment
- connection/couple refers to “physically or electrically, directly or indirectly connected/coupled”, or the cooperation/interacting relationship between two or more components.
- the first port multiplier 110 and the second port multiplier 120 are pre-configured on a mainboard via a circuit layout. That is, the connection between the first port multiplier 110 and the second port multiplier 120 is constant. As shown in FIG. 1 , a downstream port 114 of the first port multiplier 110 is electrically connected to an upstream port 122 of the second port multiplier 120 . In an embodiment, the first port multiplier 110 and the second port multiplier 120 do not support hot-plug connection therebetween.
- the first port multiplier 110 further includes two downstream ports 116 and 118 for SATA devices.
- the second port multiplier 120 includes three downstream ports 124 , 126 and 128 for the SATA devices. Therefore, in the embodiment, the total number of the ports (i.e., the downstream ports 124 , 126 , 128 , 116 and 118 ) for the SATA devices is five.
- the downstream ports and the SATA device support hot-plug connection therebetween.
- the PMP numbers of the frame information structures f 1 to f 5 correspond to “0”, “1”, “2”, “3” and “4”, respectively.
- the first port multiplier 110 When the upstream port 112 of the first port multiplier 110 is inserted with a port of the host H, the first port multiplier 110 is electrically connected to the host H. At the time, the first port multiplier 110 receives the frame information structures f 1 to f 5 via the upstream port 112 .
- port mapping information corresponds to transmission path information of the frame information structures f 1 to f 5 .
- the port mapping information is stored in the register R or other memory units.
- the port mapping information is dynamically adjustable by a firmware or a logic circuit.
- the frame information structures f 1 to f 5 are sent by the port multiplier system 100 according to the port mapping information. As shown in FIG. 1 , in the embodiment, the frame information structures f 1 to f 5 are sent to the downstream port 124 , 126 , 128 , 116 and 118 , respectively, according to the port mapping information.
- the second port multiplier 120 converts the PMP number of the frame information structure f 1 from “0” to “0” and sends the frame information structure f 1 to the SATA device D 1 via the downstream port 124 . Since the PMP number “1” corresponds to the downstream port 126 , the second port multiplier 120 converts the PMP number of the frame information structure f 2 from “1” to “0” and sends the frame information structure f 2 to the SATA device D 2 via the downstream port 126 .
- the second port multiplier 120 converts the PMP number of the frame information structure f 3 from “2” to “0” and sends the frame information structure f 3 to the SATA device D 3 via the downstream port 128 .
- the structure of the port multiplier system 100 in FIG. 1 is exemplified only for illustration, which is not limited herein.
- the number of the port for the SATA devices in the first port multiplier 110 is one.
- the number of the ports for the SATA devices in the second port multiplier 120 is three. Therefore, the total number of the ports for the SATA devices in the port multiplier system 100 is four.
- the frame information structures are sent in a way similar to that in the embodiment described above, which is not repeated herein.
- the frame information structures f 1 to f 5 are sent via the downstream ports 124 , 126 , 128 , 116 and 118 , respectively.
- the PMP numbers “2”, “3”, “4” are assigned to the downstream port 114 by the first port multiplier 110 .
- the PMP number “0” is assigned to the downstream port 116 by the first port multiplier 110 .
- the PMP number “1” is assigned to the downstream port 118 by the first port multiplier 110 .
- the PMP number of the frame information structure f 1 is converted from “2” to “0” by the first port multiplier 110 according to the port mapping information.
- the PMP number of the frame information structure f 2 is converted from “3” to “1” by the first port multiplier 110 according to the port mapping information.
- the PMP number of the frame information structure f 3 is converted from “4” to “2” by the first port multiplier 110 according to the port mapping information.
- the frame information structures f 1 to f 3 are sent to the second port multiplier 120 by the first port multiplier 110 via the downstream port 114 .
- the second port multiplier 120 converts the PMP numbers of the frame information structures f 1 to f 3 and sends the frame information structures f 1 to f 3 to the downstream ports 124 , 126 and 128 , respectively. Details for the operation can refer above, which is not repeated herein.
- the frame information structure f 4 is sent to the downstream port 116 by the first port multiplier 110 according to the port mapping information.
- the frame information structure f 4 is sent to the SATA device D 4 .
- the PMP number of the frame information structure f 5 is converted from “1” to “0” by the first port multiplier 110 according to the port mapping information.
- the frame information structure f 5 is sent to the SATA device D 5 via the downstream port 118 .
- the PMP numbers of the frame information structures f 1 to f 3 from the second port multiplier 120 is converted by the first port multiplier 110 further according to the port mapping information.
- the PMP number of the frame information structure f 1 from the second port multiplier 120 is converted from “0” to “2” by the first port multiplier 110 .
- the frame information structure f 1 is sent to the host H via the upstream port 112 .
- the PMP number of the frame information structure f 2 from the second port multiplier 120 is converted from “1” to “3” by the first port multiplier 110 .
- the frame information structure f 2 is sent to the host H via the upstream port 112 .
- the maximum number of the ports of a port multiplier is fifteen as specified by the SATA standard.
- the preset number in the register R or in other memory units is fifteen. That is, after the host H sends the inquiry instruction for port count to the first port multiplier 110 , the first port multiplier 110 sends the reply instruction for port count to the host H according to the preset number to inform the host H that the total number of the ports in the port multiplier system 200 is fifteen. Then, the host H considers that the fifteen ports in the port multiplier system 200 are available for the SATA devices. In such a way, the host H sends connection request instructions to the fifteen ports, respectively.
- the fifteen ports include five physical ports (downstream ports 124 , 126 , 128 , 116 and 118 ) and 10 virtual ports. No connection reply instruction is received by the host H from the virtual ports. Therefore, the virtual ports are not controlled by the host H.
- the first port multiplier 110 is electrically connected to the second port multipliers 120 a and 120 b , respectively.
- a downstream port 114 a of the first port multiplier 110 is electrically connected to an upstream port 122 a of the second port multiplier 120 a .
- a downstream port 114 b of the first port multiplier 110 is electrically connected to an upstream port 122 b of the second port multiplier 120 b .
- the SATA devices D 1 and D 2 are inserted to downstream ports 124 a and 126 a of the second port multiplier 120 a , respectively.
- the SATA devices D 3 and D 4 are inserted to downstream ports 124 b and 126 b of the second port multiplier 120 b , respectively.
- first port multiplier 110 , the second port multiplier 120 a and the second port multiplier 120 b are pre-configured on the mainboard via a circuit layout. In an embodiment, the first port multiplier 110 and the second port multiplier 120 a do not support the hot-plug connection therebetween.
- the PMP numbers “0” and “1” are assigned to the downstream port 114 a by the first port multiplier 110 .
- the frame information structures f 1 and f 2 are sent to the downstream port 114 a .
- the PMP numbers “2” and “3” are assigned to the downstream port 114 b by the first port multiplier 110 .
- the first port multiplier 110 converts the PMP numbers of the frame information structure f 3 from “2” to “0” and sends the frame information structure f 3 to the downstream port 114 b .
- the first port multiplier 110 converts the PMP number of the frame information structure f 4 from “3” to “1” and sends the frame information structure f 4 to the downstream port 114 b.
- the second port multiplier 120 a receives the frame information structures f 1 and f 2 via the upstream port 122 a .
- the frame information structure f 1 is sent to the SATA device D 1 via the downstream port 124 a by the second port multiplier 120 a according to the port mapping information.
- the second port multiplier 120 a converts the PMP number of the frame information structure f 2 from “1” to “0” and sends the frame information structure f 2 to the SATA device D 2 via the downstream port 126 a.
- the second port multiplier 120 b receives the frame information structures f 3 and f 4 via the upstream port 122 b .
- the frame information structure f 3 is sent to the SATA device D 3 by the second port multiplier 120 b via the downstream port 124 b according to the port mapping information.
- the second port multiplier 120 b converts the PMP number of the frame information structure f 4 from “1” to “0” and sends the frame information structure f 4 to the SATA device D 4 via the downstream port 126 b.
- FIG. 4 is a schematic diagram showing a port multiplier system 400 in an embodiment.
- the components similar to that in FIG. 3 are denoted by the same reference symbols.
- FIG. 5 is a schematic diagram showing a port multiplier system 500 in an embodiment.
- the components similar to that in FIG. 3 are denoted by same reference symbols.
- the total number of the ports for the SATA devices is nine (the downstream ports 124 a , 126 a , 128 a , 124 b , 126 b , 128 b , 124 c , 126 c and 128 c ).
- the SATA devices D 1 to D 9 are inserted to the downstream ports, respectively.
- the frame information structures are sent in a way similar to that in the embodiment described above, which is not repeated herein.
- the operation method 600 is described in combination with the operation of the port multiplier system 100 .
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Small-Scale Networks (AREA)
- Bus Control (AREA)
Abstract
Description
Claims (8)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW105124652 | 2016-08-03 | ||
| TW105124652A | 2016-08-03 | ||
| TW105124652A TWI631464B (en) | 2016-08-03 | 2016-08-03 | Port multiplier system and operation method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20180039597A1 US20180039597A1 (en) | 2018-02-08 |
| US10198395B2 true US10198395B2 (en) | 2019-02-05 |
Family
ID=61069344
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/643,495 Active US10198395B2 (en) | 2016-08-03 | 2017-07-07 | Port multiplier system and operation method |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US10198395B2 (en) |
| TW (1) | TWI631464B (en) |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070005850A1 (en) * | 2005-06-29 | 2007-01-04 | Intel Corporation | Port multiplier mapping apparatus, systems, and methods |
| US7404013B1 (en) * | 2005-05-17 | 2008-07-22 | Western Digital Technologies, Inc. | Pass-through information transfers inserted after a continued primitive in serial communications between a device and a host |
| US20080183921A1 (en) * | 2007-01-29 | 2008-07-31 | Naichih Chang | Serial advanced technology attachment (SATA) frame information structure (FIS) processing |
| US20090006657A1 (en) * | 2007-06-26 | 2009-01-01 | Asad Azam | Enabling consecutive command message transmission to different devices |
| TW200939028A (en) | 2008-03-14 | 2009-09-16 | Silicon Image Inc | Method, apparatus, and system for port multiplier enhancement |
| US20140149614A1 (en) * | 2012-11-28 | 2014-05-29 | Lsi Corporation | SATA Data Appliance for Providing SATA Hosts with Access to a Configurable Number of SATA Drives Residing in a SAS Topology |
| US9063655B2 (en) | 2010-05-12 | 2015-06-23 | Silicon Image, Inc. | Multi-level port expansion for port multipliers |
| US20180181514A1 (en) * | 2016-12-22 | 2018-06-28 | Seagate Techology, LLC | Multi-device data storage module |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7970953B2 (en) * | 2005-06-30 | 2011-06-28 | Intel Corporation | Serial ATA port addressing |
| US9135198B2 (en) * | 2012-10-31 | 2015-09-15 | Avago Technologies General Ip (Singapore) Pte Ltd | Methods and structure for serial attached SCSI expanders that self-configure by setting routing attributes of their ports based on SMP requests |
-
2016
- 2016-08-03 TW TW105124652A patent/TWI631464B/en active
-
2017
- 2017-07-07 US US15/643,495 patent/US10198395B2/en active Active
Patent Citations (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7404013B1 (en) * | 2005-05-17 | 2008-07-22 | Western Digital Technologies, Inc. | Pass-through information transfers inserted after a continued primitive in serial communications between a device and a host |
| US20070005850A1 (en) * | 2005-06-29 | 2007-01-04 | Intel Corporation | Port multiplier mapping apparatus, systems, and methods |
| US20080183921A1 (en) * | 2007-01-29 | 2008-07-31 | Naichih Chang | Serial advanced technology attachment (SATA) frame information structure (FIS) processing |
| US20090006657A1 (en) * | 2007-06-26 | 2009-01-01 | Asad Azam | Enabling consecutive command message transmission to different devices |
| TW200939028A (en) | 2008-03-14 | 2009-09-16 | Silicon Image Inc | Method, apparatus, and system for port multiplier enhancement |
| US7979589B2 (en) | 2008-03-14 | 2011-07-12 | Silicon Image, Inc. | Method, apparatus, and system for port multiplier enhancement |
| US9063655B2 (en) | 2010-05-12 | 2015-06-23 | Silicon Image, Inc. | Multi-level port expansion for port multipliers |
| CN102893267B (en) | 2010-05-12 | 2015-12-16 | 美国莱迪思半导体公司 | Be applied to the multi-stage port expansion of port multiplier |
| US20140149614A1 (en) * | 2012-11-28 | 2014-05-29 | Lsi Corporation | SATA Data Appliance for Providing SATA Hosts with Access to a Configurable Number of SATA Drives Residing in a SAS Topology |
| US20180181514A1 (en) * | 2016-12-22 | 2018-06-28 | Seagate Techology, LLC | Multi-device data storage module |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI631464B (en) | 2018-08-01 |
| US20180039597A1 (en) | 2018-02-08 |
| TW201805818A (en) | 2018-02-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7904744B2 (en) | Data storage using multiple protocols | |
| CN104202194B (en) | The collocation method and device of PCIe topologys | |
| CN102388357B (en) | Method and system for accessing storage device | |
| US10616348B2 (en) | System and method for providing multiple IPMI serial over LAN (SOL) sessions in management controller stack | |
| US9792074B2 (en) | System, method, and computer program product for interfacing one or more storage devices with a plurality of bridge chips | |
| US7953917B2 (en) | Communications protocol expander | |
| US7178054B2 (en) | Frame validation | |
| CN106897247B (en) | Computing system and method of controlling computing system | |
| US20160253273A1 (en) | Hub, operation system, and control method thereof | |
| US10203961B2 (en) | BIOS control method for PCI-E lane | |
| US7840732B2 (en) | Stacked card address assignment | |
| US8972618B2 (en) | Staged discovery in a data storage fabric | |
| US10198395B2 (en) | Port multiplier system and operation method | |
| CN108646979B (en) | Input and output IO backplane, IO backplane configuration method and device | |
| US9747234B2 (en) | Solid state drive controlling circuit and related solid state drive device and solid state drive access system | |
| CN104937575A (en) | USB controllers coupled to USB ports | |
| US9626326B2 (en) | Data storage expanding apparatus | |
| US10042784B2 (en) | Side channel access through USB streams | |
| CN112612733A (en) | Device and method for sharing RAID (redundant array of independent disks) function by multiple machines | |
| US10762031B2 (en) | System and method for setting equalization for communication between a processor and a device | |
| US10083145B2 (en) | Motherboard module having switchable PCI-E lane | |
| CN213024170U (en) | Computing device | |
| CN107533528A (en) | Data channel is distributed | |
| CN104503547A (en) | RAID card | |
| CN109219061A (en) | Enhance method, apparatus, node device and the storage medium of synchronization signal |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ASMEDIA TECHNOLOGY INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HWANG, WEI-KAN;REEL/FRAME:042979/0859 Effective date: 20170706 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PTGR); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |