US10078407B2 - Display device - Google Patents
Display device Download PDFInfo
- Publication number
- US10078407B2 US10078407B2 US15/184,572 US201615184572A US10078407B2 US 10078407 B2 US10078407 B2 US 10078407B2 US 201615184572 A US201615184572 A US 201615184572A US 10078407 B2 US10078407 B2 US 10078407B2
- Authority
- US
- United States
- Prior art keywords
- electrode
- semiconductor layer
- signal
- control
- switching element
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/044—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/0412—Digitisers structurally integrated in a display
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/0416—Control or interface arrangements specially adapted for digitisers
- G06F3/04166—Details of scanning methods, e.g. sampling time, grouping of sub areas or time sharing with display driving
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/044—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
- G06F3/0445—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means using two or more layers of sensing electrodes, e.g. using two layers of electrodes separated by a dielectric layer
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/044—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
- G06F3/0446—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means using a grid-like structure of electrodes in at least two directions, e.g. using row and column electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0439—Pixel structures
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0469—Details of the physics of pixel operation
- G09G2300/0478—Details of the physics of pixel operation related to liquid crystal pixels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
Definitions
- Embodiments described herein relate generally to a display device.
- liquid crystal display devices have been greatly developed and, specifically, liquid crystal display devices have been noticed with respect to features such as lightness, slimness and low power consumption.
- a structure using a lateral electric field (including a fringe field) such as fringe field switching (FFS) mode, of active-matrix liquid crystal display devices comprising switching elements built in respective pixels, has been noticed.
- a liquid crystal display device of the lateral electric field mode pixel electrodes and common electrode are formed on an array substrate, and liquid crystal molecules are switched by the lateral electric field substantially parallel to a main surface of the array substrate.
- FIG. 1 is a perspective view showing a configuration of the liquid crystal display device of the first embodiment.
- FIG. 2 is a plan view showing a configuration and an equivalent circuit, of the liquid crystal display device shown in FIG. 1 .
- FIG. 3 is an equivalent circuit diagram showing a pixel shown in FIG. 2 .
- FIG. 4 is a cross-sectional view showing in part the structure of the liquid crystal display device.
- FIG. 5 is a plan view showing the structure of a sensor of the first embodiment.
- FIG. 6 is a cross-sectional view showing a structure of a liquid crystal display panel including in part the sensor.
- FIG. 7 is an illustration for explaining a principle of an example of a sensing method.
- FIG. 8 is a plan view showing in part a first substrate of the liquid crystal display panel, illustrating in part a pixel.
- FIG. 9 is a cross-sectional view showing the liquid crystal display panel as seen along line IX-IX of FIG. 8 .
- FIG. 10 is a timing chart for explaining a method of driving the liquid crystal display device of the first embodiment, illustrating a control signal, a video signal, a common drive signal, a write signal, and a read signal during an arbitrary i-frame period.
- FIG. 13 is a graph showing a variation in an amount of a current flowing in a first region of a first semiconductor layer of a first switching element, relative to a voltage value of a first gate electrode of the first switching element, in each of the first embodiment, the modified example of the first embodiment, and the comparative example of the first embodiment.
- FIG. 17 is a timing chart for explaining a method of driving the liquid crystal display device of the third embodiment, illustrating a control signal, a video signal, a common drive signal, a potential of a pixel electrode, a write signal, and a read signal during an arbitrary i-frame period.
- a liquid crystal display device DSP comprises an active-matrix liquid crystal display panel PNL, a driver IC chip IC 1 which drives the liquid crystal display panel PNL, a capacitive sensor SE, a driver IC chip IC 2 which drives the sensor SE, a backlight unit BL which illuminates the liquid crystal display panel PNL, a control module CM, flexible printed circuits FPC 1 , FPC 2 , and FPC 3 , and the like.
- the sensor SE comprises detection electrodes Rx.
- the detection electrodes Rx are disposed at, for example, an upper part of an outer surface on a screen side of the liquid crystal display panel PNL on which images are displayed. For this reason, the detection electrodes Rx may be in contact with or remote from the outer surface. In the latter case, a member such as an insulating film is interposed between the outer surface and the detection electrodes Rx. In the present embodiment, the detection electrodes Rx are in contact with the outer surface.
- the outer surface is opposite to a surface of the second substrate SUB 2 which is opposed to the first substrate SUB 1 , and includes a display surface on which images are displayed.
- the driver IC chip IC 1 is mounted on the first substrate SUB 1 of the liquid crystal display panel PNL.
- the flexible printed circuit FPC 1 connects the liquid crystal display panel PNL with the control module CM.
- the flexible printed circuit FPC 2 connects the detection electrodes Rx of the sensor SE with the control module CM.
- the driver IC chip IC 2 serving as a second driving module is mounted on the flexible printed circuit FPC 2 .
- the flexible printed circuit FPC 3 connects the backlight unit BL with the control module CM.
- the control module CM can be restated as an application processor.
- FIG. 3 is an equivalent circuit diagram showing one of the pixels PX shown in FIG. 2 .
- the liquid crystal display panel PNL may have a configuration corresponding to a mode using a longitudinal electric field mainly generated in a direction intersecting the main surface of the substrate, such as twisted nematic (TN) mode, optically compensated bend (OCB) mode, or vertical aligned (VA) mode.
- a mode using a longitudinal electric field mainly generated in a direction intersecting the main surface of the substrate such as twisted nematic (TN) mode, optically compensated bend (OCB) mode, or vertical aligned (VA) mode.
- TN twisted nematic
- OBC optically compensated bend
- VA vertical aligned
- the main surface of the substrate is a surface parallel to an X-Y plane defined by the first direction X and the second direction Y.
- the unit pixel which is a minimum unit of the color image is composed of three color pixels, i.e., the red pixel, the green pixel, and the blue pixel.
- the unit pixel is not limited to a pixel formed by a combination of the three color pixels.
- the unit pixel may be composed of four color pixels, i.e., the red pixel, the green pixel, the blue pixel and a white pixel.
- a transparent or light-colored filter may be arranged in the white pixel or the filter of the white pixel may be omitted.
- the overcoat layer OC covers the color filters CFR, CFG, and CFB.
- the overcoat layer OC is formed of a transparent resin material.
- the second alignment film AL 2 covers the overcoat layer OC.
- the detection electrodes Rx are formed above a surface (outer surface) of the second insulating substrate 20 . Details of the structure of the detection electrodes Rx will be explained later.
- the detection electrodes Rx are formed of a transparent conductive material such as ITO or IZO.
- the detection electrodes Rx may be formed by, for example, arranging metal lines as a conductive material. The time required for detection can be reduced by reducing the electric resistance value of the detection electrodes Rx. For this reason, forming the detection electrodes Rx of a metal is beneficial for achievement of a larger size and a higher fineness of the liquid crystal display panel PNL.
- the first optical element OD 1 is interposed between the first insulating substrate 10 and the backlight unit BL.
- the second optical element OD 2 is disposed above the detection electrode Rx.
- Each of the first optical element OD 1 and the second optical element OD 2 includes at least a polarizer and may include a retardation film as needed.
- An absorption axis of the polarizer included in the first optical element OD 1 is substantially orthogonal to an absorption axis of the polarizer included in the second optical element OD 2 .
- an input surface IS of the liquid crystal display device DSP is a surface of the second optical element OD 2 .
- the liquid crystal display device DSP can detect position information of a portion which a finger or the like contacts or approaches, on the input surface IS.
- the number, size and shape of the divisional electrodes C are not particularly limited and can be variously varied.
- the common electrodes CE may be arranged in the second direction Y to be spaced apart from each other and extend approximately linearly in the first direction X.
- the detection electrodes Rx may be arranged in the first direction X to be spaced apart from each other and extend approximately linearly in the second direction Y.
- FIG. 6 is a cross-sectional view showing the structure of the liquid crystal display panel PNL including in part the sensor SE. Main portions alone necessary for explanations are illustrated. Various lines such as the signal lines, the first alignment film, the second alignment film and the like are not illustrated.
- the pixel electrodes PE are located on an inner surface side of the first substrate SUB 1 which is opposed to the second substrate SUB 2 .
- the pixel electrodes PE are formed on the third insulating film 13 .
- the common electrodes CE not illustrated are formed on the second insulating film 12 , covered with the third insulating film 13 , and opposed to the pixel electrodes PE.
- the detection electrodes Rx and the lead lines L are located on the outer side of the second substrate SUB 2 , which is opposite to the side opposed to the first substrate SUB 1 .
- the lead lines L are formed of a metal material such as aluminum (Al), titanium (Ti), silver (Ag), molybdenum (Mo), tungsten (W), copper (Cu) or chromium (Cr).
- the detection electrodes Rx located in the display area DA are formed in a band shape by using ITO as explained above.
- the off-state corresponds to a state in which a potential difference is not formed between the pixel electrode PE and the common electrode CE.
- liquid crystal molecules in the liquid crystal layer LQ are subjected to initial alignment in the single orientation in the X-Y plane by the alignment restriction force between the first alignment film AL 1 and the second alignment film AL 2 .
- Part of backlight from the backlight unit BL is transmitted through the polarizer of the first optical element OD 1 and is made incident on the liquid crystal display panel PNL.
- the light incident on the liquid crystal display panel PNL is linearly polarized light orthogonal to an absorption axis of the polarizer.
- the polarized state of the linearly polarized light is hardly changed when passed though the liquid crystal display panel PNL in the off-state. For this reason, most of the linearly polarized light which have transmitted through the liquid crystal display panel PNL is absorbed by the polarizer of the second optical element OD 2 (black display). A mode in which the liquid crystal display panel PNL thus becomes a black display in the off state is called a normally black mode.
- the liquid crystal molecules are aligned in the orientation different from that of the initial alignment in the X-Y plane.
- the linearly polarized light orthogonal to the absorption axis of the polarizer of the first optical element OD 1 is made incident on the liquid crystal display panel PNL, and its polarized state is varied in accordance with the alignment state of the liquid crystal molecules when passed through the liquid crystal layer LQ. For this reason, in the on-state, at least part of the light which has passed through the liquid crystal layer LQ is transmitted through the polarizer of the second optical element OD 2 (white display).
- a sensing drive operation of sensing to detect contact or approach of the conductor to the input surface IS of the above-explained liquid crystal display device DSP will be explained.
- a sensor drive signal is supplied from the common electrode drive circuit CD to the common electrode CE.
- Sensing is preformed by allowing the detection electrodes Rx to receive a sensor signal from the common electrode CE, in this state.
- the detection electrodes Rx are disposed in at least the display area DA.
- a capacitance Cc exists between the divisional electrode C and the detection electrode Rx.
- the detection electrode Rx is subjected to electrostatic capacitive coupling with the divisional electrode C (common electrode CE).
- a pulse-like write signal (sensor drive signal) Vw is supplied to each of the divisional electrodes C, sequentially, in a predetermined cycle.
- the user's finger is assumed to be present closely to a position where a specific detection electrode Rx and a specific divisional electrode C intersect.
- a capacitance Cx is generated by the user's finger close to the detection electrode Rx.
- a pulse-like read signal (sensor output value) Vr of a voltage level different from levels of pulses obtained from the other detection electrodes is obtained from the specific detection electrode Rx.
- the common electrode drive circuit CD serving as the first driving module supplies the write signal Vw to the divisional electrodes C (common electrodes CE) and allows the sensor signal to be generated between the divisional electrodes C and the detection electrodes Rx.
- the driver IC chip IC 2 serving as the second driving module is connected to the detection electrodes Rx to read the read signal Vr indicating variation of the sensor signal (for example, the electrostatic capacitance generated at the detection electrodes Rx).
- the detection circuit RC shown in FIG. 5 can detect two-dimensional position information of the finger in the X-Y plane of the sensor SE, based on the timing of supplying the write signal Vw to the divisional electrodes C and on the read signal Vr from each of the detection electrodes Rx.
- the capacitance Cx obtained when the finger is close to the detection electrode Rx is different from that obtained when the finger is remote from the detection electrode Rx.
- the voltage level of the read signal Vr obtained when the finger is close to the detection electrode Rx is different from that obtained when the finger is remote from the detection electrode Rx. Therefore, the detection circuit RC can also detect the proximity of the finger to the sensor SE (i.e., a distance in a normal direction of the sensor SE), based on the voltage level of the read signal Vr.
- the display drive and the sensing drive are performed within, for example, one frame period.
- one frame period is divided into a first period and a second period.
- the display drive of writing video signals to all the pixels of the display area DA is performed in time division (display period).
- the sensing drive of detecting an object in the entire display area DA is performed in time division (touch detection period or sensing period).
- a second sensing drive of detecting the object in a second sensing block different from the first sensing block is performed.
- the object can be detected in the entire display area DA while alternately performing the display drive and the sensing drive within one frame period and writing the video signals to all the pixels of the display area DA.
- FIG. 8 is a plan view showing in part the first substrate SUE 1 of the liquid crystal display panel PNL, illustrating in part a pixel PX. As shown in FIG. 8 , the first switching element PSW 1 and the second switching element PSW 2 are serially connected between the signal line S and the pixel electrode PE.
- the first switching element PSW 1 includes a first semiconductor layer SC 1 , a first gate electrode GE 1 , and a first gate insulating film.
- the first gate insulating film is often called a first interlayer insulating film, a first insulating film or a first insulating layer.
- the first gate electrode GE 1 is opposed to the first semiconductor layer SC 1 and is electrically connected to a scanning line G. In the present embodiment, the first gate electrode GE 1 is formed by a part of the scanning line G.
- the first gate insulating film is disposed between the first semiconductor layer SC 1 and the first gate electrode GE 1 . In the present embodiment, the first gate insulating film is formed by a second insulating film 12 which will be explained later.
- the second switching element PSW 2 includes a second semiconductor layer SC 2 , a second gate electrode GE 2 , and a second gate insulating film.
- the second gate insulating film is often called a second interlayer insulating film, a second insulating film or a second insulating layer.
- the second gate electrode GE 2 is opposed to the second semiconductor layer SC 2 and is electrically in a floating state.
- the second gate electrode GE 2 is often called a floating-gate electrode.
- the second gate insulating film is disposed between the second semiconductor layer SC 2 and the second gate electrode GE 2 .
- the second gate insulating film is formed by a second insulating film 12 which will be explained later.
- the first semiconductor layer SC 1 and the second semiconductor layer SC 2 are formed integrally to constitute the semiconductor layer SC.
- the first semiconductor layer SC 1 is electrically connected to the signal line S
- the second semiconductor layer SC 2 is electrically connected to the pixel electrode PE.
- the semiconductor layer SC is shaped in a laterally reversed L letter in view of the X-Y plane in which the second switching element PSW 2 is located on an upper side and the first switching element PSW 1 is located on a lower side.
- the first light-shielding layer SH 1 is opposed to the first channel region which is opposed to the first gate electrode GE 1 , in the first semiconductor layer SC 1 .
- the area of the first light-shielding layer SH 1 is larger than the area of the first channel region of the first semiconductor layer SC 1 , and the entire first channel region of the first semiconductor layer SC 1 is opposed to the first light-shielding layer SH 1 .
- the first light-shielding layer SH 1 and the second light-shielding layer SH 2 are formed of a metal and spaced apart from each other in an insulation distance.
- the first light-shielding layer SH 1 and the second light-shielding layer SH 2 may be formed of not a metal, but a material having a light shielding property.
- the first light-shielding layer SH 1 and the second light-shielding layer SH 2 may be disposed as needed.
- the control electrode EC is opposed to the second gate electrode GE 2 .
- the second gate electrode GE 2 is subjected to electrostatic capacitive coupling with the control electrode EC.
- the area of the control electrode EC is larger than the area of the second gate electrode GE 2 , and the entire second gate electrode GE 2 is opposed to the control electrode EC.
- the control line LC is opposed to the signal line S and extends along the signal line S.
- the control line LC is electrically connected to the control electrode EC.
- the control line LC has a protruding portion, which is opposed to the control electrode EC to be in contact with the control electrode EC through a contact hole formed in the fourth insulating film 14 .
- the pixel electrode PE is electrically connected to the semiconductor layer SC through a conductive layer CL. However, the pixel electrode PE may be electrically connected to the semiconductor layer SC. The pixel electrode PE may be connected to the semiconductor layer SC through a conductive member other than the conductive layer CL or may be connected to the semiconductor layer SC, not through the conductive layer CL.
- the pixel electrode PE comprises comb electrodes T.
- the comb electrodes T extend parallel to each other, substantially in the second direction Y.
- the comb electrodes T extend in the second direction Y, along the signal line S.
- the comb electrodes T may extend in a direction angled from the second direction Y. For example, if a portion of the signal line S which is close to the comb electrodes T extends in a direction angled from the second direction Y, the portion of the signal line S and the comb electrodes T may extend parallel to each other, in the direction angled from the second direction Y.
- FIG. 9 is a cross-sectional view showing the liquid crystal display panel PNL as seen along line Ix-Ix of FIG. 8 .
- the first substrate SUB 1 is formed by using the first insulating substrate 10 .
- the first substrate SUB 1 includes the first insulating film 11 , the second insulating film 12 , the third insulating film 13 , the fourth insulating film 14 , the fifth insulating film 15 , the first switching element PSW 1 , the second switching element PSW 2 , the pixel electrode PE, the common electrodes CE, the first alignment film AL 1 , and the like.
- each of the first switching element PSW 1 and the second switching element PSW 2 is formed of a thin-film transistor of a top-gate structure.
- the first light-shielding layer SH 1 and the second light-shielding layer SH 2 are formed on the first insulating substrate 10 .
- the first insulating film 11 is formed on the first insulating substrate 10 , the first light-shielding layer SH 1 and the second light-shielding layer SH 2 .
- the first insulating film 11 is often called an undercoat insulating film.
- the semiconductor layer SC is formed on the first insulating film 11 .
- the semiconductor layer SC is formed of, for example, polycrystalline silicon, but may be formed of amorphous silicon, an oxide semiconductor or the like.
- the semiconductor layer SC includes the first semiconductor layer SC 1 and the second semiconductor layer SC 2 .
- the third insulating film 13 is formed on the scanning line G, the first gate electrode GE 1 , the second gate electrode GE 2 and the second insulating film 12 .
- the first insulating film 11 , the second insulating film 12 , and the third insulating film 13 form the insulating film 9 .
- the signal line S, the conductive layer CL, and the control electrode EC are formed on the third insulating film 13 .
- the signal line S is in contact with the first region R 1 a of the first semiconductor layer SC 1 through a contact hole which penetrates the second insulating film 12 and the third insulating film 13 .
- Each of the first insulating film 11 , the second insulating film 12 , the third insulating film 13 , and the fifth insulating film 15 is formed of an inorganic material such as a silicon nitride (SiN) or a silicon oxide (SiO).
- the fourth insulating film 14 is formed of, for example, an organic material such as an acrylic resin.
- the pixel electrode PE is formed on the fifth insulating film 15 .
- the pixel electrode PE is opposed to the segment Ca.
- the pixel electrode PE is in contact with the conductive layer CL through the contact hole CH which penetrates the fourth insulating film 14 and the fifth insulating film 15 .
- the common electrode CE, the pixel electrode PE and the control line LC are formed of a conductive material.
- the common electrode CE and the pixel electrode PE are formed of a transparent, electrically conductive material such as indium zinc oxide (IZO) or indium tin oxide (ITO).
- the control line LC is formed of the same metallic material as the metal layer ML.
- the first alignment film AL 1 is formed on the fifth insulating film 15 and the pixel electrode PE.
- the first alignment film AL 1 is formed of, for example, a material having a horizontal alignment property.
- the second substrate SUB 2 is formed by using the second insulating substrate 20 .
- the second substrate SUB 2 includes the black matrix BM, the color filters CFR and CFB, the overcoat layer OC, the second alignment film AL 2 and the like.
- the black matrix BM is formed at a position opposed to the signal lines S and the scanning lines G.
- a side of each of the color filters CFR and CFB is overlaid on the black matrix BM.
- the second alignment film AL 2 is formed on a side of the overcoat layer OC, which is opposed to the first substrate SUB 1 .
- the alignment film AL 2 is formed of a material having a horizontal alignment property.
- the color filters CFR, CFG and CFB are formed on the second substrate SUB 2 , but may be formed on the first substrate SUB 1 .
- the driver IC chip IC 1 , the driver IC chip IC 2 , the scanning line drive circuit GD, the common electrode drive circuit CD, and the control module CM repeat the display drive performed during the display drive period Pd and the sensing drive performed during the sensing period (input position information detection period) Ps excluded from the display drive period Pd, during the i-frame period, in the present embodiment.
- the sensing period Ps is, for example, a blanking period in which the display drive is suspended. Examples of the blanking period include a horizontal blanking period, a vertical blanking period and the like.
- at least one detection electrode Rx can be handled as a target of the sensing drive during each sensing period.
- a first display drive of writing the video signal Vsig to the pixels PX of a first target opposed to the first detection electrode Rx 1 is performed.
- a first sensing period Ps( 1 ) following the display drive period Pd( 1 ) a first sensing drive of performing the sensing drive for the first detection electrode Rx 1 and all the divisional electrodes C 1 to Cj and detecting the object (conductor) in the area of the first target is performed.
- a second display drive of writing the video signal Vsig to the pixels PX of a second target opposed to the second detection electrode Rx 2 is performed.
- a second sensing drive of performing the sensing drive for the second detection electrode Rx 2 and all the divisional electrodes C 1 to Cj and detecting the object (conductor) in the area of the second target is performed.
- the control signal SG is supplied from the scanning line drive circuit GD to the scanning lines G
- the video signal Vsig is supplied from the signal line drive circuit SD to the signal lines S
- the common drive signal Vcom is supplied from the common electrode drive circuit CD to the common electrodes CE (divisional electrodes C)
- the control signal SLC is supplied from the control line drive circuit LD to the control lines LC, and the liquid crystal display panel PNL is driven.
- a high (H)-level voltage value of the control signal SLC to switch the second switching element PSW 2 to the conductive state is equal to a high-level voltage value of the control signal SG to switch the first switching element PSW 1 to the conductive state.
- the control signal SG is supplied to the scanning lines G of the first target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied to all the divisional electrodes C
- the high-level control signal SLC is supplied to all the control electrodes EC via the control lines LC
- the pixels PX of the first target are driven.
- the high-level control signal SLC is supplied to all the control electrodes EC for convenience of the line layout in the present embodiment, but may be supplied to the control electrodes EC alone of the pixels PX of the first target.
- the second switching elements PSW 2 of the pixels PX of the first target can be thereby switched to be in the conductive state.
- the control signal SG is supplied to the scanning lines G of the second target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied to all the divisional electrodes C
- the high-level control signal SLC is supplied to all the control electrodes EC via the control lines LC
- the pixels PX of the second target are driven.
- the second switching elements PSW 2 of the pixels PX of the second target may also be able to be switched to be in the conductive state by supplying the high-level control signal SLC to the control electrodes EC of the pixels PX of the second target.
- the control signal SG is supplied to the scanning lines G of the h-th target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied to all the divisional electrodes C
- the high-level control signal SLC is supplied to all the control electrodes EC via the control lines LC
- the pixels PX of the h-th target are driven.
- the second switching elements PSW 2 of the pixels PX of the h-th target may also be able to be switched to be in the conductive state by supplying the high-level control signal SLC to the control electrodes EC of the pixels PX of the h-th target.
- a low (L)-level control signal SLC is supplied to all the control electrodes EC via the control lines LC, and the sensor SE is driven.
- the first switching elements PSW 1 and the second switching elements PSW 2 of all the pixels PX can be thereby switched to be in the nonconductive state.
- the low-level control signal SLC is supplied to all the control electrodes EC via the control lines LC, the write signal Vw is written sequentially to the first to j-th divisional electrodes C 1 to Cj, and the read signal Vr is read from the first detection electrode Rx 1 .
- the write signal Vw is a pulse signal having a high frequency of MHz order and an amplitude of approximately 2V. The input position information in the area of the first target is thereby determined based on the read signal Vr.
- the write signal Vw is a pulse signal.
- the high-level voltage value of the write signal Vw is a voltage value higher than the voltage value of the common drive signal Vcom
- the low-level voltage value of the write signal Vw is a voltage value lower than the voltage value of the common drive signal Vcom.
- An absolute value of a difference between the high-level voltage value of the write signal Vw and the voltage value of the common drive signal Vcom is equal to an absolute value of a difference between the voltage value of the common drive signal Vcom and the low-level voltage value of the write signal Vw.
- the voltage value of the write signal Vw at a point at which the amplitude becomes 50% of the maximum amplitude is equal to the voltage value of the common drive signal Vcom. For this reason, shift in the potential of the pixel electrodes PE caused by potential variation of the divisional electrodes C, can be suppressed during the sensing period.
- the voltage value of the write signal Vw at a point at which the amplitude becomes 50% of the maximum amplitude may not be higher than the voltage value of the common drive signal Vcom.
- the high-level voltage value of the write signal Vw may be a voltage value higher than the voltage value of the common drive signal Vcom
- the low-level voltage value of the write signal Vw may be the voltage value of the voltage value of the common drive signal Vcom.
- the potential of the pixel electrode PE can be shifted to the high potential side by the capacitive coupling of the pixel electrode PE and the divisional electrode C, and variation in the potential difference between the pixel electrode PE and the divisional electrode C can be suppressed during the sensing period.
- the voltage value of the write signal Vw at a point at which the amplitude becomes 50% of the maximum amplitude may be lower than the voltage value of the common drive signal Vcom.
- the high-level voltage value of the write signal Vw may be a voltage value of the common drive signal Vcom
- the low-level voltage value of the write signal Vw may be a voltage value lower than the voltage value of the common drive signal Vcom.
- the potential of the pixel electrodes PE can be shifted to the low potential side by the capacitive coupling of the pixel electrodes PE and the divisional electrodes C, and variation in the potential difference between the pixel electrodes PE and the divisional electrodes C can be suppressed during the sensing period.
- the low-level control signal SLC is supplied to all the control electrodes EC via the control lines LC, the write signal Vw is written sequentially to the first to j-th divisional electrodes C 1 to Cj, and the read signal Vr is read from the second detection electrode Rx 2 .
- the input position information in the area of the second target is thereby determined based on the read signal Vr.
- the low-level control signal SLC is supplied to all the control electrodes EC via the control lines LC, the write signal Vw is written sequentially to the first to j-th divisional electrodes C 1 to Cj, and the read signal Vr is read from the k-th detection electrode Rxk.
- the input position information in the area of the h-th target is thereby determined based on the read signal Vr.
- the range of each target can be variously modified.
- the area of the first target may not be the area opposed to the first detection electrode Rx 1 as explained above, but may be, for example, the area opposed to both the first detection electrode Rx 1 and the second detection electrode Rx 2 .
- FIG. 13 is a graph showing a variation in a current amount flowing in the first region R 1 a of the first semiconductor layer SC 1 of the first switching element PSW 1 relative to the voltage value of the first gate electrode GE 1 of the first switching element PSW 1 , in each of the first embodiment, a modified example of the first embodiment, and a comparative example of the first embodiment.
- FIG. 13 illustrates results of simulation, and the results are variable in accordance with design of the pixel switch.
- the same potential as the first gate electrode is set to the control electrode EC, in the first embodiment.
- the control electrode EC becomes the low level when the voltage value of the first gate electrode GE 1 is in a range of 0V or lower, and the control electrode EC becomes the high level when the voltage value is in a range of 0V or higher.
- the off-leak current amount of the switching element is small in the first embodiment.
- the voltage value of the first gate electrode GE 1 is ⁇ 10.0V
- the off-leak current amount of the first embodiment is smaller than an off-leak current amount of the comparative example to be explained below by a half of one digit. This is because a distance from the sixth region R 2 c to the control electrode EC is longer than a distance from the third region R 1 c to the first gate electrode GE 1 , and an electric field applied to the sixth region R 2 c via the second gate electrode GE 2 by the drive of the control electrode EC is weaker than an electric field applied to the third region Rbc by the drive of the first gate electrode GE 1 .
- the liquid crystal display device DSP comprises the first substrate SUB 1 .
- the first substrate SUB 1 includes scanning line G, control line LC, control electrode EC electrically connected to the control line LC, signal line S, pixel electrode PE, and pixel switch.
- the pixel switch comprises the first switching element PSW 1 and the second switching element PSW 2 serially connected between the signal line S and the pixel electrode PE.
- the first switching element PSW 1 includes the first semiconductor layer SC 1 , the first gate electrode GE 1 opposed to the first semiconductor layer SC 1 and electrically connected to the gate line G, and the second insulating film 12 disposed between the first semiconductor layer SC 1 and the first gate electrode GE 1 .
- the second switching element PSW 2 includes the second semiconductor layer SC 2 , the second gate electrode GE 2 opposed to the second semiconductor layer SC 2 so as to be electrically in a floating state, and the second insulating film 12 disposed between the second semiconductor layer SC 2 and the second gate electrode GE 2 .
- the control electrode EC is opposed to the second gate electrode GE 2 .
- the pixel switch is composed of not only the first switching element PSW 1 , but also the first switching element PSW 1 and the second switching element PSW 2 serially connected to each other. For this reason, the leak current occurring at the pixel switch can be reduced when the pixel switch is turned off. In particular, since high-strength electric field is not applied to the sixth region (channel region) R 2 c of the second switching element PSW 2 when switching to the nonconductive state, increase in the off-leak current of the second switching element PSW 2 (pixel switch) can be suppressed.
- the pixel electrode PE can preferably maintain the voltage and the variation in the electric potential of the pixel electrode PE can be suppressed. In the present embodiment, the variation in the electric potential of the pixel electrode PE can be suppressed, during the sensing period Ps following the display drive period Pd, too.
- the frame frequency can be set at a value smaller than 60 Hz (for example, 15 Hz) while suppressing the degradation in display quality. If the frame frequency is set at 15 Hz, the display drive and the sensing drive can be performed at fifteen times each, alternately, for one second.
- the load capacitance of the thin-film transistor on the scanning line G can be reduced as compared with a case where both the first switching element PSW 1 and the second switching element PSW 2 use the same scanning line G. For this reason, increase in difference between the voltage value of the first gate electrode GE 1 of the pixel PX to which the control signal SG is first input and the voltage value of the first gate electrode GE 1 of the pixel PX to which the control signal SG is last input can be suppressed in the pixels PX connected to the same scanning line G.
- the control line LC is opposed to the signal line S via the fourth insulating film (interlayer insulating film) 14 and extends along the signal line S. For this reason, degradation in the aperture ratio of the pixels PX can be suppressed as compared with a case where the control line LC is not opposed to the signal line S.
- the liquid crystal display device DSP having excellent display quality and its driving method can be obtained.
- the liquid crystal display device capable of attempting to reduce the power consumption, and its driving method can be obtained by the present embodiment.
- FIG. 11 is an equivalent circuit diagram showing the pixel PX of the liquid crystal display device DSP of the modified example of the first embodiment.
- the modified example is broadly different from the first embodiment with respect to a feature that the first substrate SUB 1 further includes a threshold adjustment line LT and a threshold adjustment electrode ET.
- the threshold adjustment electrode ET is electrically connected to the threshold adjustment line LT.
- the threshold adjustment electrode ET is opposed to the second gate electrode GE 2 .
- a dielectric such as an insulating film is interposed between the threshold adjustment electrode ET and the second gate electrode GE 2 .
- the threshold adjustment electrode ET is subjected to electrostatic capacitive coupling with the second gate electrode GE 2 .
- the voltage value of the second gate electrode GE 2 can be adjusted based on the electrostatic capacitive coupling of the threshold adjustment electrode ET and the second gate electrode GE 2 , by supplying a threshold adjustment signal to the threshold adjustment line LT. In other words, the threshold voltage value of the second switching element PSW 2 can be adjusted.
- the off-leak current amount of the pixel PX is also small in the modified example, similarly to the first embodiment.
- the voltage value of the first gate electrode GE 1 is ⁇ 10.0V
- the off-leak current amount of the modified example is smaller than an off-leak current amount of the comparative example to be explained below by a half of one digit.
- the current amount flowing in the first region R 1 a when the voltage value of the first gate electrode GE 1 is set at 0V can be reduced as compared with the first embodiment, by adjusting the threshold voltage value of the second switching element PSW 2 .
- liquid crystal display device DSP of the modified example of the first embodiment constituted as explained above, the same advantages as those obtained in the first embodiment can be obtained since the liquid crystal display device DSP comprises the first switching element PSW 1 and the second switching element PSW 2 serially connected to each other between the signal line S and the pixel electrode PE.
- FIG. 12 is an equivalent circuit diagram showing the pixel PX of the liquid crystal display device DSP of the comparative example of the first embodiment.
- the comparative example is broadly different from the first embodiment with respect to a feature that the pixel switch comprises the first switching element PSW 1 alone and does not comprise the second switching element PSW 2 .
- the liquid crystal display device DSP of the comparative example is formed without the control line drive circuit LD, the control line LC and the control electrode EC.
- the off-leak current amount of the pixel PX is large in the comparative example.
- liquid crystal display device DSP of the comparative example of the first embodiment as constituted as explained above, the same advantages as those obtained in the first embodiment cannot be obtained since the liquid crystal display device DSP does not comprise the second switching element PSW 2 .
- FIG. 14 is a plan view showing in part a first substrate SUS1 of the liquid crystal display device of the second embodiment, illustrating in part a pixel PX.
- the second embodiment is broadly different from the first embodiment with respect to a feature that the pixel switch comprises not only the first switching element PSW 1 and the second switching element PSW 2 , but also the third switching element PSW 3 .
- the pixel switch comprises three switching elements serially connected between a signal line S and a pixel electrode PE.
- the first switching element PSW 1 is connected between the signal line S and the pixel electrode PE
- the second switching element PSW 2 is connected between the first switching element PSW 1 and the pixel electrode PE
- the third switching element PSW 3 is connected between the second switching element PSW 2 and the pixel electrode PE.
- positional relationship among the first to third switching elements PSW 1 to PSW 3 is not particularly limited and can be variously modified, and the first to third switching elements PSW 1 to PSW 3 may be serially connected between the signal line S and the pixel electrode PE.
- the first switching element PSW 1 includes a first semiconductor layer SC 1 , a first gate electrode GE 1 , and a first gate insulating film.
- the first gate electrode GE 1 is opposed to the first semiconductor layer SC 1 and is electrically connected to a scanning line G.
- the first gate electrode GE 1 is formed by a part of the scanning line G.
- the first gate insulating film is disposed between the first semiconductor layer SC 1 and the first gate electrode GE 1 .
- the first gate insulating film is formed by a second insulating film 12 .
- the second switching element PSW 2 includes a second semiconductor layer SC 2 , a second gate electrode GE 2 , and a second gate insulating film.
- the second gate electrode GE 2 is opposed to the second semiconductor layer SC 2 and is electrically in a floating state.
- the second gate electrode GE 2 is often called a floating-gate electrode.
- the second gate insulating film is disposed between the second semiconductor layer SC 2 and the second gate electrode GE 2 . In the present embodiment, the second gate insulating film is formed by the second insulating film 12 .
- the third switching element PSW 3 includes a third semiconductor layer SC 3 , a third gate electrode GE 3 , and a third gate insulating film.
- the third gate electrode GE 3 is opposed to the third semiconductor layer SC 3 and is electrically connected to the scanning line G.
- the third gate electrode GE 3 is formed by a part of the scanning line G.
- the third gate insulating film is disposed between the third semiconductor layer SC 3 and the third gate electrode GE 3 .
- the third gate insulating film is formed by the second insulating film 12 .
- the first switching element PSW 1 and the third switching element PSW 3 use the same scanning line G.
- the first semiconductor layer SC 1 , the second semiconductor layer SC 2 and the third semiconductor layer SC 3 are formed integrally to constitute the semiconductor layer SC.
- the semiconductor layer SC is shaped in a U letter in view of the X-Y plane in which the third switching element PSW 3 is located on the upper side and the second switching element PSW 2 is located on the lower side.
- the first semiconductor layer SC 1 includes a first region R 1 a electrically connected to the signal line S, a second region R 1 b , and a third region R 1 c serving as the first channel region which is located between the first region R 1 a and the second region R 1 b and opposed to the first gate electrode GE 1 .
- the first region R 1 a and the third region R 1 c are opposed to the signal line S.
- a part of the second region R 1 b is also opposed to the signal line S.
- the second semiconductor layer SC 2 includes the fourth region R 2 a electrically connected to the second region R 1 b , the fifth region R 2 b , and the sixth region R 2 c serving as the second channel region which is located between the fourth region R 2 a and the fifth region R 2 b and opposed to the second gate electrode GE 2 .
- the second region R 1 b and the fourth region R 2 a share a partial region of the semiconductor layer SC.
- the third semiconductor layer SC 3 includes the seventh region R 3 a electrically connected to the fifth region R 2 b , the eighth region R 3 b electrically connected to the pixel electrode PE, and the ninth region R 3 c serving as the third channel region which is located between the seventh region R 3 a and the eighth region R 3 b and opposed to the third gate electrode GE 3 .
- the fifth region R 2 b and the seventh region R 3 a share a partial region of the semiconductor layer SC.
- the first light-shielding layer SH 1 is opposed to the third region R 1 c opposed to the first gate electrode GE 1 , in the first semiconductor layer SC 1 .
- the area of the first light-shielding layer SH 1 is larger than the area of the third region R 1 c , and the entire third region R 1 c is opposed to the first light-shielding layer SH 1 .
- the second light-shielding layer SH 2 is opposed to the sixth region R 2 c opposed to the second gate electrode GE 2 , in the second semiconductor layer SC 2 .
- the area of the second light-shielding layer SH 2 is larger than the area of the sixth region R 2 c , and the entire sixth region R 2 c is opposed to the second light-shielding layer SH 2 .
- the third light-shielding layer SH 3 is opposed to the ninth region R 3 c opposed to the third gate electrode GE 3 , in the third semiconductor layer SC 3 .
- the area of the third light-shielding layer SH 3 is larger than the area of the ninth region R 3 c , and the entire ninth region R 3 c is opposed to the third light-shielding layer SH 3 .
- the first to third light-shielding layers SH 1 to SH 3 are formed of a metal and spaced apart from each other in an insulation distance.
- the first to third light-shielding layers SH 1 to SH 3 may be disposed as needed.
- the control electrode EC is opposed to the second gate electrode GE 2 .
- the second gate electrode GE 2 is subjected to electrostatic capacitive coupling with the control electrode EC.
- the area of the control electrode EC is larger than the area of the second gate electrode GE 2 , and the entire second gate electrode GE 2 is opposed to the control electrode EC.
- the control line LC is opposed to the signal line S and extends along the signal line S.
- the control line LC is electrically connected to the control electrode EC.
- the control line LC has a protruding portion, which is opposed to the control electrode EC to be in contact with the control electrode EC through a contact hole formed in the fourth insulating film 14 .
- the method of driving the liquid crystal display device DSP, of the first embodiment can be used as a method of driving the liquid crystal display device DSP, of the second embodiment.
- the liquid crystal display device DSP comprises a first substrate SUB 1 .
- the first substrate SUB 1 includes scanning line G, control line LC, control electrode EC electrically connected to the control line LC, signal line S, pixel electrode PE, and pixel switch.
- the pixel switch comprises the first switching element PSW 1 , the second switching element PSW 2 and the third switching element PSW 3 serially connected to each other, between the signal line S and the pixel electrode PE.
- the liquid crystal display device DSP having excellent display quality and its driving method can be obtained.
- the liquid crystal display device capable of attempting to reduce the power consumption, and its driving method can be obtained by the present embodiment.
- FIG. 15 is a plan view showing in part a first substrate SUB 1 of the liquid crystal display device of the third embodiment, illustrating in part a pixel PX.
- FIG. 16 is a cross-sectional view showing a liquid crystal display panel PNL of the third embodiment as seen along line XVI-XVI of FIG. 15 .
- a light-shielding layer SH is at least opposed to a first channel region opposed to a first gate electrode GE 1 , in a first semiconductor layer SC 1 , and a second channel region opposed to a second gate electrode GE 2 , in a second semiconductor layer SC 2 .
- the light-shielding layer SH is opposed to the entire first channel region and the entire second channel region.
- the light-shielding layer SH is formed of a metal.
- the divisional electrodes C are formed in a band shape and electrically connected to the opposed control line LC. For this reason, the control line LC and the divisional electrodes C are electrically controlled together.
- the liquid crystal display device DSP is formed without a common electrode drive circuit CD, a control line drive circuit LD functions as a first driving module, and the control line LC is driven and the divisional electrodes C are indirectly driven by the control line drive circuit LD.
- the liquid crystal display device DSP may be formed without the control line drive circuit LD, the common electrode drive circuit CD may function as a first driving module, and the divisional electrodes C may be driven and the control line LC may be indirectly driven by the common electrode drive circuit CD.
- the control line LC is electrically connected to the control electrode EC.
- the light-shielding layer SH is located under the first semiconductor layer SC 1 and the second semiconductor layer SC 2 .
- the light-shielding layer SH is opposed to both the first semiconductor layer SC 1 and the second semiconductor layer SC 2 .
- the light-shielding layer SH is opposed to at least one of the first gate electrode GE 1 and the scanning line G, at a position remote from the first semiconductor layer SC 1 and the second semiconductor layer SC 2 .
- the light-shielding layer SH is subjected to capacitive coupling with at least one of the first gate electrode GE 1 and the scanning line G.
- FIG. 17 is a timing chart for explaining the method of driving the liquid crystal display device of the third embodiment, illustrating a control signal SG, a video signal Vsig, a common drive signal Vcom, a potential of the pixel electrode PE, a write signal Vw, and a read signal Vr during an arbitrary i-frame period.
- the driver IC chip IC 1 , the driver IC chip IC 2 , the scanning line drive circuit GD, and the control module CM repeat the display drive performed during the display drive period Pd and the sensing drive performed during the sensing period Ps, during the i-frame period, in the present embodiment.
- the display area DA is divided into h targets (blocks), and the display drive and the sensing drive are performed for each target.
- the targets are opposed to respective detection electrodes Rx.
- the area of the target where the display drive is performed is assumed to be the same as the area of the target where the sensing drive is performed successively with the display drive.
- a first display drive of writing the video signal Vsig to the pixels PX of a first target opposed to the first detection electrode Rx 1 is performed.
- a first sensing period Ps( 1 ) following the display drive period Pd( 1 ) a first sensing drive of performing the sensing drive for the first detection electrode Rx 1 and all the divisional electrodes C 1 to Cj (all the control lines LC) and detecting the object (conductor) in the area of the first target is performed.
- a second display drive of writing the video signal Vsig to the pixels PX of a second target opposed to the second detection electrode Rx 2 is performed.
- a second sensing drive of performing the sensing drive for the second detection electrode Rx 2 and all the divisional electrodes C 1 to Cj (all the control lines LC) and detecting the object (conductor) in the area of the second target is performed.
- an h-th display drive of writing the video signal Vsig to the pixels PX of an h-th target opposed to the k-th detection electrode Rxk is performed.
- an h-th sensing drive of performing the sensing drive for the k-th detection electrode Rxk and all the divisional electrodes C 1 to Cj (all the control lines LC) and detecting the object (conductor) in the area of the h-th target is performed.
- the control signal SG is supplied from the scanning line drive circuit GD to the scanning lines G
- the video signal Vsig is supplied from the signal line drive circuit SD to the signal lines S
- the control signal SLC is supplied from the control line drive circuit LD to the control lines LC
- the liquid crystal display panel PNL is driven.
- the control signal SLC during the display drive period Pd corresponds to the common drive signal Vcom.
- the light-shielding layer SH opposed to the second semiconductor layer SC 2 is subjected to capacitive coupling with at least one of the first gate electrode GE 1 and the scanning line G to which a high-level control signal SG is supplied. Since the light-shielding layer SH functions as the gate electrode of the second switching element PSW 2 , the first switching element PSW 1 and the second switching element PSW 2 are switched to be in the conductive state by the high-level control signal SG.
- the control signal SG is supplied to the scanning lines G of the first target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied as the control signal SLC to all the control lines LC and all the divisional electrodes C
- the pixels PX of the first target are driven.
- the control signal SG is supplied to the scanning lines G of the second target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied as the control signal SLC to all the control lines LC and all the divisional electrodes C, and the pixels PX of the second target are driven.
- the control signal SG is supplied to the scanning lines G of the h-th target
- the video signal Vsig is supplied to the signal lines S 1 to Sm
- the common drive signal Vcom is supplied as the control signal SLC to all the control lines LC and all the divisional electrodes C, and the pixels PX of the h-th target are driven.
- the input of the control signal SG and the video signal Vsig to the liquid crystal display panel PNL is stopped, and the sensor SE is driven.
- the first switching elements PSWJ and the second switching elements PSW 2 of all the pixels PX can be thereby switched to be in the nonconductive state.
- a write signal Vw is supplied as the control signal SLC, sequentially, to the divisional electrodes C via the control lines LC, and the write signal Vw is adjusted so as to maintain the second switching element PSW 2 in the nonconductive state.
- the voltage level of the write signal Vw is lower than that of the common drive signal Vcom. For this reason, a situation in which the second switching element PSW 2 is switched to be in the conductive state by the write signal Vw during the sensing period Ps can be avoided.
- the write signal Vw is written as the control signal SLC, sequentially, to the first to j-th divisional electrodes C 1 to Cj via the control lines LC, and the read signal Vr is read from the first detection electrode Rx 1 .
- the write signal Vw is a pulse signal having a high frequency of MHz order and an amplitude of approximately 2V.
- the input position information in the area of the first target is thereby determined based on the read signal Vr.
- the signal VL is written to the divisional electrodes during the sensing period Ps( 1 ) excluding a period in which the write signal Vw is written.
- the write signal Vw is a pulse signal.
- the high-level voltage value of the write signal Vw is lower than that of the common drive signal Vcom.
- the voltage value of the write signal Vw at a point at which the amplitude becomes 50% of the maximum amplitude is the voltage value of the signal VL and lower than the voltage value of the common drive signal Vcom.
- the potential of the divisional electrodes C is varied by allowing the display drive period Pd( 1 ) to shift to the sensing period Ps( 1 ), but the potential of the pixel electrodes PE opposed to the divisional electrodes C is shifted to the low potential side by the variation.
- the high-level voltage value of the write signal Vw may be set to be the same as a voltage value of the signal VL or the low-level voltage value of the write signal Vw may be set to be the same as the voltage value of the signal VL.
- the write signal Vw is written as the control signal SLC, sequentially, to the first to j-th divisional electrodes C 1 to Cj via the control lines LC, and the read signal Vr is read from the second detection electrode Rx 2 .
- the input position information in the area of the second target is thereby determined based on the read signal Vr. In this situation, too, difference between a potential difference Ds 2 between the pixel electrode PE and the divisional electrode C during the sensing period Ps( 2 ) and a potential difference Dd 2 between the pixel electrode PE and the divisional electrode C during the display drive period Pd( 2 ) is not caused to become great.
- the write signal Vw is written as the control signal SLC, sequentially, to the first to j-th divisional electrodes C 1 to Cj via the control lines LC, and the read signal Vr is read from the k-th detection electrode Rxk.
- the input position information in the area of the h-th target is thereby determined based on the read signal Vr. In this situation, too, difference between a potential difference Dsh between the pixel electrode PE and the divisional electrode C during the sensing period Ps(h) and a potential difference Ddh between the pixel electrode PE and the divisional electrode C during the display drive period Pd(h) is not caused to become great.
- the range of each target can be variously modified.
- the area of the first target may not be the area opposed to the first detection electrode Rx 1 as explained above, but may be, for example, the area opposed to both the first detection electrode Rx 1 and the second detection electrode Rx 2 .
- the liquid crystal display device DSP comprises the first substrate SUB 1 .
- the first substrate SUB 1 includes scanning line G, signal line S, pixel electrode PE, divisional electrode C, control electrode EC electrically connected to the divisional electrode C, and pixel switch.
- Each pixel switch comprises the first switching element PSW 1 and the second switching element PSW 2 serially connected to each other, between the signal line S and the pixel electrode PE.
- the liquid crystal display device DSP further comprises the light-shielding layer SH, the second switching element PSW 2 is switched to be in the conductive state during the display drive period Pd or the nonconductive state during the sensing period Ps.
- the liquid crystal display device DSP having excellent display quality and its driving method can be obtained.
- the liquid crystal display device capable of attempting to reduce the power consumption, and its driving method can be obtained by the present embodiment.
- FIG. 18 is a cross-sectional view showing the liquid crystal display panel PNL of the modified example of the third embodiment.
- the modified example is broadly different from the third embodiment with respect to a feature that the liquid crystal display panel PNL is formed without the control electrode EC, the control line LC and the control line drive circuit LD and is formed to further include a common electrode drive circuit CD.
- the common electrode driving circuit CD supplies the common drive signal Vcom, the write signal Vw and the signal VL to the divisional electrodes C.
- the liquid crystal display device DSP of the third embodiment constituted as explained above, too, the liquid crystal display device DSP comprises the first switching element PSW 1 and the second switching element PSW 2 serially connected between the signal line S and the pixel electrode PE.
- the second switching element PSW 2 is switched to be the conductive state or the nonconductive state by using the light-shielding layer SH or the like. For this reason, the same advantages as those obtained in the third embodiment can also be obtained in the modified example.
- the divisional electrodes C may extend in the first direction X and be spaced apart from each other in the second direction Y
- the detection electrodes Rx may extend in the second direction Y and be spaced apart from each other in the first direction X.
- the layout of the common electrode drive circuit CD and the control lines LC may be adjusted as needed.
- the control lines LC may be opposed to the scanning lines G and extend along the scanning lines G.
- the divisional electrodes C function as the sensor drive electrodes but are not limited to these.
- the control lines LC adjacent to each other as explained in the embodiments are connected to the control line drive circuit LD in a bundled state and are opposed to the detection electrodes Rx without sandwiching the conductors
- the control lines LC may be allowed to function as the sensor drive electrodes by supplying the write signal (sensor drive signal) Vw to the control lines LC.
- the common electrodes CE do not need to be separated as the divisional electrodes C as explained in the embodiments and can be formed by adjusting the line layout of the control lines LC.
- the common electrodes CE may be a single electrode.
- control lines LC need only to be electrically connected to at least the control electrodes EC, and the number, shape, layout, and the like of the control lines LC can be variously changed.
- the control lines LC do not need to be opposed to all the signal lines S or all the scanning lines G and may be located in a layer different from the common electrodes CE.
- the control lines LC may be formed on the third insulating film 13 and covered with the fourth insulating film 14 and extend parallel to the signal line S, and may be formed integrally with the control electrode EC.
- the liquid crystal display device DSP may be formed without the sensor SE.
- the liquid crystal display device DSP can set the frame frequency at a value smaller than 60 Hz and attempt to reduce the energy consumption while suppressing the degradation in display quality, by comprising at least two switching elements, i.e., the first switching element PSW 1 and the second switching element PSW 2 serially connected between the signal line S and the pixel electrode PE.
- the common electrode CE may be formed by one electrode.
- the metal layer ML needs only to be electrically connected to the segments Ca, and the position, shape and the like of the metal layer ML can be variously changed.
- the metal layer ML may be formed on the third insulating film 13 and covered with the fourth insulating film 14 and extend parallel to the signal line S, and may be electrically connected to the divisional electrodes C (common electrodes CE).
- the metal layer ML may be formed on the second insulating film 12 and covered with the third insulating film 13 and extend parallel to the scanning line G, and may be electrically connected to the divisional electrodes C (common electrodes CE).
- the metal layer ML may not be disposed.
- the first semiconductor layer SC 1 and the second semiconductor layer SC 2 may be connected by an impurity-doped third semiconductor layer.
- the first driving module is not limited to the common electrode drive circuit CD or the control line drive circuit LD but can be variously modified, and may be a driving module configured to supply the common drive signal Vcom or the write signal Vw to the common electrodes CE.
- the lead lines L and the detection electrodes Rx may be disposed on the inner surface side of the second insulating substrate 20 (i.e., the surface side of the second insulating substrate 20 which is opposed to the first substrate SUB 1 ).
- the lead lines L and the detection electrodes Rx may be disposed at an upper part of the inner surface of the first insulating substrate 10 (i.e., the surface opposed to the second substrate SUB 2 ).
- the lead lines L and the detection electrodes Rx may be disposed in any one of layers of a layered structure including the liquid crystal display panel PNL and the cover which covers the liquid crystal display panel PNL.
- the driver IC chips IC 1 and IC 2 may be formed integrally.
- the driver IC chips IC 1 and IC 2 may be integrated in a single driver IC chip (driving module).
- the single driver IC chip is connected to the liquid crystal display panel PNL and the control module CM.
- the single driver IC chip is connected to the sensor SE (lead lines L) via the lines and electrodes formed on the liquid crystal display panel PNL.
- the liquid crystal display device DSP and its driving method are exemplified in the embodiments.
- the embodiments can be applied to the other liquid crystal display devices and their driving methods.
- the embodiments can be applied to the various types of display devices and their driving methods. It is needless to say that the embodiments can be applied to middle or small display devices and large display devices without particular limitation.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Human Computer Interaction (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Nonlinear Science (AREA)
- Computer Hardware Design (AREA)
- Liquid Crystal (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Liquid Crystal Display Device Control (AREA)
- Thin Film Transistor (AREA)
- Microelectronics & Electronic Packaging (AREA)
Abstract
Description
Claims (13)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2015121976A JP2017009654A (en) | 2015-06-17 | 2015-06-17 | Display device |
| JP2015-121976 | 2015-06-17 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20160370931A1 US20160370931A1 (en) | 2016-12-22 |
| US10078407B2 true US10078407B2 (en) | 2018-09-18 |
Family
ID=57588013
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/184,572 Active 2036-09-02 US10078407B2 (en) | 2015-06-17 | 2016-06-16 | Display device |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US10078407B2 (en) |
| JP (1) | JP2017009654A (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10971107B2 (en) * | 2016-11-02 | 2021-04-06 | Innolux Corporation | Display device |
| JP6792506B2 (en) * | 2017-04-18 | 2020-11-25 | 株式会社ジャパンディスプレイ | Display device |
| CN107958182A (en) * | 2017-06-08 | 2018-04-24 | 深圳信炜科技有限公司 | Fingerprint sensing device and electronic equipment |
| CA3089477A1 (en) * | 2018-01-25 | 2019-08-01 | Reald Spark, Llc | Touch screen for privacy display |
| CN108920026B (en) * | 2018-05-03 | 2021-06-22 | 业成科技(成都)有限公司 | Touch screen scanning method, computer device and storage medium |
| EP3903169B1 (en) * | 2018-12-27 | 2025-08-20 | Snap Inc. | Fade-in user interface display based on finger distance or hand proximity |
| US10861411B2 (en) * | 2019-01-17 | 2020-12-08 | Sharp Kabushiki Kaisha | Display device |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH09244067A (en) | 1996-03-12 | 1997-09-19 | Furontetsuku:Kk | Thin film transistor device and liquid crystal display device |
| JP2009244958A (en) | 2008-03-28 | 2009-10-22 | Sony Corp | Display device with touch sensor |
| US20140232955A1 (en) * | 2013-02-20 | 2014-08-21 | Apple Inc. | Display Circuitry with Reduced Pixel Parasitic Capacitor Coupling |
| US9385112B1 (en) * | 2015-06-22 | 2016-07-05 | Micron Technology, Inc. | Semiconductor devices |
-
2015
- 2015-06-17 JP JP2015121976A patent/JP2017009654A/en active Pending
-
2016
- 2016-06-16 US US15/184,572 patent/US10078407B2/en active Active
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH09244067A (en) | 1996-03-12 | 1997-09-19 | Furontetsuku:Kk | Thin film transistor device and liquid crystal display device |
| US5982462A (en) | 1996-03-12 | 1999-11-09 | Frontec Incorporated | Inverse stagger or planar type thin-film transistor device and liquid-crystal display apparatus having floating gate electrode which is capacitively coupled with one or more input electrodes |
| JP2009244958A (en) | 2008-03-28 | 2009-10-22 | Sony Corp | Display device with touch sensor |
| US20100182273A1 (en) | 2008-03-28 | 2010-07-22 | Sony Corporation | Display device with touch sensor |
| US20140146013A1 (en) | 2008-03-28 | 2014-05-29 | Japan Display West Inc. | Display device with touch sensor |
| US20140292718A1 (en) | 2008-03-28 | 2014-10-02 | Japan Display West Inc. | Display device with touch sensor |
| US20140232955A1 (en) * | 2013-02-20 | 2014-08-21 | Apple Inc. | Display Circuitry with Reduced Pixel Parasitic Capacitor Coupling |
| US9385112B1 (en) * | 2015-06-22 | 2016-07-05 | Micron Technology, Inc. | Semiconductor devices |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2017009654A (en) | 2017-01-12 |
| US20160370931A1 (en) | 2016-12-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10078407B2 (en) | Display device | |
| US10303291B2 (en) | Display device and touch detection method of display device | |
| US11243628B2 (en) | Sensor-equipped display device and sensor device | |
| US10248275B2 (en) | Sensor-equipped display device | |
| US10599240B2 (en) | Sensor-equipped display device | |
| US9791973B2 (en) | Sensor-equipped display device and sensor device | |
| US11994780B2 (en) | Display device | |
| US20150355752A1 (en) | Sensor-equipped display device | |
| US11016593B2 (en) | Sensor-equipped display device and sensor device | |
| KR20070052251A (en) | LCD Display | |
| US10732754B2 (en) | Display device having a compact peripheral region | |
| US9916798B2 (en) | Liquid crystal display device and method of driving the same | |
| US20230395611A1 (en) | Semiconductor substrate and electronic device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: JAPAN DISPLAY INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAKAMOTO, MICHIAKI;REEL/FRAME:038934/0404 Effective date: 20160607 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: MAGNOLIA WHITE CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JAPAN DISPLAY INC.;REEL/FRAME:072130/0313 Effective date: 20250625 Owner name: MAGNOLIA WHITE CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNOR:JAPAN DISPLAY INC.;REEL/FRAME:072130/0313 Effective date: 20250625 |