TWI653616B - Pixel circuit - Google Patents

Pixel circuit Download PDF

Info

Publication number
TWI653616B
TWI653616B TW107107486A TW107107486A TWI653616B TW I653616 B TWI653616 B TW I653616B TW 107107486 A TW107107486 A TW 107107486A TW 107107486 A TW107107486 A TW 107107486A TW I653616 B TWI653616 B TW I653616B
Authority
TW
Taiwan
Prior art keywords
terminal
control
switch
driving transistor
coupled
Prior art date
Application number
TW107107486A
Other languages
Chinese (zh)
Other versions
TW201939468A (en
Inventor
鄭貿薰
洪嘉澤
張瑋軒
Original Assignee
友達光電股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 友達光電股份有限公司 filed Critical 友達光電股份有限公司
Priority to TW107107486A priority Critical patent/TWI653616B/en
Priority to CN201810387705.1A priority patent/CN108550346B/en
Application granted granted Critical
Publication of TWI653616B publication Critical patent/TWI653616B/en
Publication of TW201939468A publication Critical patent/TW201939468A/en

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • G09G3/32Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
    • G09G3/3208Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
    • G09G3/3225Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix

Abstract

畫素電路包含驅動電晶體、發光控制電路、第一開關、第二開關、補償電路和有機發光二極體。驅動電晶體具有一第一端、一第二端與一控制端。發光控制電路耦接驅動電晶體的第一端,用於接收一系統高電壓。第一開關具有一第一端、一第二端與一控制端,其中控制端用於接收一第一控制信號,第一端用於接收一資料電壓,第二端耦接於發光控制電路。第二開關具有一第一端、一第二端與一控制端,其中控制端用於接收第一控制信號,第一端用於接收一第一參考電壓,第二端耦接於驅動電晶體的第一端。補償電路耦接於發光控制電路、驅動電晶體的控制端和第二端,且用於接收一第二控制信號和一第二參考電壓。有機發光二極體耦接於驅動電晶體。 The pixel circuit includes a driving transistor, a light emitting control circuit, a first switch, a second switch, a compensation circuit, and an organic light emitting diode. The driving transistor has a first terminal, a second terminal and a control terminal. The light-emitting control circuit is coupled to the first terminal of the driving transistor and is used for receiving a system high voltage. The first switch has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to the light-emitting control circuit. The second switch has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive a first control signal, the first terminal is used to receive a first reference voltage, and the second terminal is coupled to the driving transistor. First end. The compensation circuit is coupled to the light-emitting control circuit, the control terminal and the second terminal of the driving transistor, and is used for receiving a second control signal and a second reference voltage. The organic light emitting diode is coupled to the driving transistor.

Description

畫素電路 Pixel circuit

本揭示文件有關一種畫素電路,尤指一種能補償臨界電壓和電源電壓變異的有機發光二極體畫素電路。 The present disclosure relates to a pixel circuit, and more particularly to an organic light-emitting diode pixel circuit capable of compensating for variations in threshold voltage and power supply voltage.

相較於傳統的液晶顯示器,有機發光二極體(organic light-emitting diode)顯示器具有自發光、廣視角、高對比度、低功率消耗以及高反應速率等眾多優點。 Compared with traditional liquid crystal displays, organic light-emitting diode displays have many advantages such as self-emission, wide viewing angle, high contrast, low power consumption, and high response rate.

有機發光二極體畫素電路通常具有一個驅動電晶體,用於提供有機發光二極體發光所需的驅動電流。然而,若驅動電晶體屬於低溫多晶矽薄膜電晶體(low temperature poly-silicon thin-film transistor),驅動電晶體經常會因為製程而產生變異。例如,使用準分子雷射退火(Excimer-Laser Annealing,ELA)法製作低溫多晶矽薄膜電晶體時,會因雷射功率不一致而導致不同畫素間的驅動電晶體的臨界電壓(threshold voltage)不盡相同。此外,若驅動電晶體屬於非晶矽薄膜電晶體(amorphous silicon thin-film transistor),經過長時間使用後,驅動電晶體會因為材質老化而導致臨界電壓上升。基於上述各種相關原因,在接收相同資料電壓的情況 下,位於不同畫素之驅動電晶體所提供給有機發光二極體的驅動電流就會有所差異,進而使得有機發光二極體顯示器的發光亮度不均勻。 The organic light emitting diode pixel circuit usually has a driving transistor for providing a driving current required for the organic light emitting diode to emit light. However, if the driving transistor is a low temperature poly-silicon thin-film transistor, the driving transistor often has variations due to the manufacturing process. For example, when using the Excimer-Laser Annealing (ELA) method to make low-temperature polycrystalline silicon thin-film transistors, the threshold voltage (threshold voltage) of the driving transistors between different pixels will be endless due to inconsistent laser power. the same. In addition, if the driving transistor is an amorphous silicon thin-film transistor, after a long period of use, the driving transistor will increase the threshold voltage due to the aging of the material. For the above related reasons, when receiving the same data voltage Next, the driving currents provided to the organic light emitting diodes by the driving transistors located in different pixels will be different, thereby making the light emitting brightness of the organic light emitting diode display uneven.

另外,傳統的有機發光二極體顯示器會發生電源電壓下降的情形,且不同位置的電源電壓下降的程度也會不同。因此,電源電壓的不一致亦為導致有機發光二極體顯示器之發光亮度不均勻的因素之一。 In addition, the conventional organic light-emitting diode display may experience a drop in power supply voltage, and the power supply voltage in different locations may drop to different degrees. Therefore, the inconsistency of the power supply voltage is also one of the factors causing the uneven brightness of the organic light emitting diode display.

畫素電路包含驅動電晶體、第一發光開關、第二發光開關、第一開關、第二開關、第一補償開關、第二補償開關、儲存電容和有機發光二極體。該驅動電晶體具有一第一端、一第二端與一控制端。該第一發光開關具有一第一端、一第二端與一控制端,其中該控制端用於接收一發光控制信號,該第一端用於接收一系統高電壓,該第二端耦接於一寫入節點。該第二發光開關具有一第一端、一第二端與一控制端,其中該控制端用於接收該發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體之該第一端。該第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該寫入節點。該第二開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體之該第一端。該第一補償開關具有 一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體之該第二端,該第二端耦接於該驅動電晶體之該控制端。該第二補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第二控制信號,該第一端耦接於該驅動電晶體之該控制端,該第二端用於接收一第二參考電壓。該儲存電容具有一第一端與一第二端,其中該第一端耦接於該寫入節點,該第二端耦接於該驅動電晶體之該控制端。該有機發光二極體耦接於該驅動電晶體。 The pixel circuit includes a driving transistor, a first light-emitting switch, a second light-emitting switch, a first switch, a second switch, a first compensation switch, a second compensation switch, a storage capacitor, and an organic light-emitting diode. The driving transistor has a first terminal, a second terminal and a control terminal. The first light-emitting switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a light-emitting control signal, the first terminal is used to receive a system high voltage, and the second terminal is coupled to At a write node. The second light-emitting switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the light-emitting control signal, the first terminal is used to receive the high voltage of the system, and the second terminal is coupled At the first end of the driving transistor. The first switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to To the write node. The second switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive a first reference voltage, and the second terminal Coupled to the first terminal of the driving transistor. The first compensation switch has A first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled At the control terminal of the driving transistor. The second compensation switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the second control signal, and the first terminal is coupled to the control terminal of the driving transistor, The second terminal is used to receive a second reference voltage. The storage capacitor has a first terminal and a second terminal, wherein the first terminal is coupled to the write node, and the second terminal is coupled to the control terminal of the driving transistor. The organic light emitting diode is coupled to the driving transistor.

畫素電路包含驅動電晶體、第一發光開關、第二發光開關、第一開關、第二開關、第一補償開關、第二補償開關、儲存電容和有機發光二極體。該驅動電晶體具有一第一端、一第二端與一控制端。該第一發光開關具有一第一端、一第二端與一控制端,其中該控制端用於接收一發光控制信號,該第一端用於接收一系統高電壓,該第二端耦接於一寫入節點。該第二發光開關具有一第一端、一第二端與一控制端,其中該控制端用於接收該發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體的該第一端。該第一開關具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該寫入節點。該第二開關具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端。該第一補償開關具有一 第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端耦接於該驅動電晶體的該控制端。該第二補償開關具有一第一端、一第二端與一控制端,其中該控制端用於接收該第二控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端用於接收一第二參考電壓。該儲存電容具有一第一端和一第二端,其中該第一端耦接於該寫入節點,該第二端耦接於該驅動電晶體的該控制端。該有機發光二極體耦接於該驅動電晶體。 The pixel circuit includes a driving transistor, a first light-emitting switch, a second light-emitting switch, a first switch, a second switch, a first compensation switch, a second compensation switch, a storage capacitor, and an organic light-emitting diode. The driving transistor has a first terminal, a second terminal and a control terminal. The first light-emitting switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a light-emitting control signal, the first terminal is used to receive a system high voltage, and the second terminal is coupled At a write node. The second light-emitting switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the light-emitting control signal, the first terminal is used to receive the high voltage of the system, and the second terminal is coupled At the first end of the driving transistor. The first switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to The write node. The second switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive a first reference voltage, and the second terminal is coupled Connected to the first terminal of the driving transistor. The first compensation switch has a A first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled to The control terminal of the driving transistor. The second compensation switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the second control signal, and the first terminal is coupled to the second terminal of the driving transistor, The second terminal is used to receive a second reference voltage. The storage capacitor has a first terminal and a second terminal, wherein the first terminal is coupled to the write node, and the second terminal is coupled to the control terminal of the driving transistor. The organic light emitting diode is coupled to the driving transistor.

畫素電路包含驅動電晶體、發光控制電路、第一開關、第二開關、補償電路和有機發光二極體。該驅動電晶體具有一第一端、一第二端與一控制端。該發光控制電路耦接該驅動電晶體的該第一端,用於接收一系統高電壓。該第一開關具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路。該第二開關具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端。該補償電路耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓。該有機發光二極體耦接於該驅動電晶體。 The pixel circuit includes a driving transistor, a light emitting control circuit, a first switch, a second switch, a compensation circuit, and an organic light emitting diode. The driving transistor has a first terminal, a second terminal and a control terminal. The light emitting control circuit is coupled to the first terminal of the driving transistor and is used for receiving a system high voltage. The first switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to The light emission control circuit. The second switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive a first reference voltage, and the second terminal is coupled Connected to the first terminal of the driving transistor. The compensation circuit is coupled to the light-emitting control circuit, the control terminal of the driving transistor, and the second terminal of the driving transistor, and is configured to receive a second control signal and a second reference voltage. The organic light emitting diode is coupled to the driving transistor.

畫素電路包含驅動電晶體、發光控制電路、第一開關、第二開關、補償電路和有機發光二極體。該驅動電 晶體具有一第一端、一第二端與一控制端。該發光控制電路耦接該驅動電晶體的該第一端,用於接收一系統高電壓。該第一開關具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路。該第二開關具有一第一端、一第二端與一控制端,其中該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端。該補償電路耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓。該有機發光二極體耦接於該驅動電晶體。其中該第二開關的該控制端用於接收一第三控制信號。 The pixel circuit includes a driving transistor, a light emitting control circuit, a first switch, a second switch, a compensation circuit, and an organic light emitting diode. The drive electric The crystal has a first terminal, a second terminal and a control terminal. The light emitting control circuit is coupled to the first terminal of the driving transistor and is used for receiving a system high voltage. The first switch has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to The light emission control circuit. The second switch has a first terminal, a second terminal, and a control terminal, wherein the first terminal is used to receive a first reference voltage, and the second terminal is coupled to the first terminal of the driving transistor. The compensation circuit is coupled to the light-emitting control circuit, the control terminal of the driving transistor, and the second terminal of the driving transistor, and is configured to receive a second control signal and a second reference voltage. The organic light emitting diode is coupled to the driving transistor. The control terminal of the second switch is used to receive a third control signal.

100、700、800、1000‧‧‧畫素電路 100, 700, 800, 1000‧‧‧ pixel circuits

110‧‧‧驅動電晶體 110‧‧‧Drive transistor

120、820‧‧‧發光控制電路 120, 820‧‧‧light control circuit

130‧‧‧第一開關 130‧‧‧The first switch

140‧‧‧第二開關 140‧‧‧Second switch

150、750‧‧‧補償電路 150, 750‧‧‧ compensation circuit

160‧‧‧有機發光二極體 160‧‧‧Organic light emitting diode

222、822‧‧‧第一發光開關 222, 822‧‧‧The first illuminated switch

224、824‧‧‧第二發光開關 224, 824‧‧‧Second light switch

252、752‧‧‧第一補償開關 252, 752‧‧‧The first compensation switch

254、754‧‧‧第二補償開關 254, 754‧‧‧Second compensation switch

256、756‧‧‧儲存電容 256, 756‧‧‧Storage capacitors

Idri‧‧‧驅動電流 Idri‧‧‧Drive current

Nw‧‧‧寫入節點 Nw‧‧‧ write node

EM‧‧‧發光控制信號 EM‧‧‧lighting control signal

OVDD‧‧‧系統高電壓 OVDD‧‧‧System high voltage

OVSS‧‧‧系統低電壓 OVSS‧‧‧System Low Voltage

S1‧‧‧第一控制信號 S1‧‧‧first control signal

S2‧‧‧第二控制信號 S2‧‧‧Second control signal

Vdata‧‧‧資料電壓 Vdata‧‧‧Data voltage

Vg‧‧‧閘極信號 Vg‧‧‧Gate signal

Vref1‧‧‧第一參考電壓 Vref1‧‧‧first reference voltage

Vref2‧‧‧第二參考電壓 Vref2‧‧‧second reference voltage

Vth‧‧‧臨界電壓 Vth‧‧‧ critical voltage

VL‧‧‧預設低電壓 VL‧‧‧ preset low voltage

VH‧‧‧預設高電壓 VH‧‧‧ preset high voltage

T1‧‧‧重置階段 T1‧‧‧ Reset Phase

T2‧‧‧補償階段 T2‧‧‧Compensation stage

T3‧‧‧發光階段 T3‧‧‧light-emitting stage

為讓揭示文件之上述和其他目的、特徵、優點與實施例能更明顯易懂,所附圖式之說明如下:第1圖為根據本揭示文件一實施例的畫素電路簡化後的功能方塊圖。 In order to make the above and other purposes, features, advantages, and embodiments of the disclosure document more comprehensible, the description of the drawings is as follows: FIG. 1 is a simplified functional block of a pixel circuit according to an embodiment of the disclosure Illustration.

第2圖為根據第1圖的畫素電路的一實施例簡化後的電路示意圖。 FIG. 2 is a simplified circuit diagram of an embodiment of the pixel circuit according to FIG. 1.

第3圖為根據第2圖的畫素電路的一運作實施例簡化後的時序變化圖。 FIG. 3 is a simplified timing change diagram of an embodiment of the pixel circuit according to FIG. 2.

第4圖為第1圖的畫素電路於重置階段的等效電路圖。 FIG. 4 is an equivalent circuit diagram of the pixel circuit of FIG. 1 in a reset phase.

第5圖為第1圖的畫素電路於補償階段的等效電路圖。 Fig. 5 is an equivalent circuit diagram of the pixel circuit of Fig. 1 in the compensation stage.

第6圖為第1圖的畫素電路於發光階段的等效電路圖。 Fig. 6 is an equivalent circuit diagram of the pixel circuit of Fig. 1 at the light emitting stage.

第7圖為根據本揭示文件另一實施例的畫素電路簡化後的功能方塊圖。 FIG. 7 is a simplified functional block diagram of a pixel circuit according to another embodiment of the present disclosure.

第8圖為根據本揭示文件又一實施例的畫素電路簡化後的功能方塊圖。 FIG. 8 is a simplified functional block diagram of a pixel circuit according to another embodiment of the present disclosure.

第9圖為根據第8圖的畫素電路的一運作實施例簡化後的時序變化圖。 FIG. 9 is a simplified timing change diagram of an embodiment of the pixel circuit according to FIG. 8.

第10圖為根據本揭示文件再一實施例的畫素電路簡化後的功能方塊圖。 FIG. 10 is a simplified functional block diagram of a pixel circuit according to another embodiment of the present disclosure.

以下將配合相關圖式來說明本發明的實施例。在圖式中,相同的標號表示相同或類似的元件或方法流程。 Hereinafter, embodiments of the present invention will be described with reference to related drawings. In the drawings, the same reference numerals represent the same or similar elements or method flows.

第1圖為根據本揭示文件一實施例的畫素電路100簡化後的功能方塊圖。畫素電路100包含驅動電晶體110、發光控制電路120、第一開關130、第二開關140、補償電路150和有機發光二極體160。畫素電路100用於依據接收到的資料電壓Vdata來控制有機發光二極體160的發光亮度。 FIG. 1 is a simplified functional block diagram of the pixel circuit 100 according to an embodiment of the present disclosure. The pixel circuit 100 includes a driving transistor 110, a light emitting control circuit 120, a first switch 130, a second switch 140, a compensation circuit 150, and an organic light emitting diode 160. The pixel circuit 100 is configured to control the light emitting brightness of the organic light emitting diode 160 according to the received data voltage Vdata.

於本實施例中,驅動電晶體110具有一第一端、一第二端與一控制端,其中第一端耦接於發光控制電路120,控制端和第二端則耦接於補償電路150。第一開關130具有第一端、第二端與控制端,其中第一端用於接收資料電壓Vdata,第二端耦接於寫入節點Nw,控制端則用於接收第一控制信號S1。第二開關140具有第一端、第二端與 控制端,其中第一端用於接收第一參考電壓Vref1,第二端耦接於驅動電晶體110的第一端,控制端則用於接收第一控制信號S1。有機發光二極體160的陽極端耦接於補償電路150,陰極端則用於接收系統低電壓OVSS。 In this embodiment, the driving transistor 110 has a first terminal, a second terminal, and a control terminal. The first terminal is coupled to the light-emitting control circuit 120, and the control terminal and the second terminal are coupled to the compensation circuit 150. . The first switch 130 has a first terminal, a second terminal, and a control terminal. The first terminal is used to receive the data voltage Vdata, the second terminal is coupled to the write node Nw, and the control terminal is used to receive the first control signal S1. The second switch 140 has a first terminal, a second terminal and The control terminal, wherein the first terminal is used to receive the first reference voltage Vref1, the second terminal is coupled to the first terminal of the driving transistor 110, and the control terminal is used to receive the first control signal S1. The anode terminal of the organic light emitting diode 160 is coupled to the compensation circuit 150, and the cathode terminal is used to receive the system low voltage OVSS.

於第1圖中,發光控制電路120用於接收系統高電壓OVDD,並用於依據發光控制信號EM提供系統高電壓OVDD至驅動電晶體110的第一端和寫入節點Nw。補償電路150用於接收第二參考電壓Vref2,並用於依據第一控制信號S1、第二控制信號S2、第一參考電壓Vref1、第二參考電壓Vref2以及資料電壓Vdata,提供閘極信號Vg至驅動電晶體110的控制端。 In FIG. 1, the light emitting control circuit 120 is configured to receive the system high voltage OVDD and is used to provide the system high voltage OVDD to the first terminal of the driving transistor 110 and the write node Nw according to the light emitting control signal EM. The compensation circuit 150 is configured to receive the second reference voltage Vref2 and to provide the gate signal Vg to the driver according to the first control signal S1, the second control signal S2, the first reference voltage Vref1, the second reference voltage Vref2, and the data voltage Vdata. Control terminal of the transistor 110.

於本實施例中,當發光控制電路120提供系統高電壓OVDD至驅動電晶體110的第一端時,驅動電晶體110會依據閘極信號Vg和系統高電壓OVDD產生驅動電流Idri。此時,有機發光二極體160的陽極端會透過補償電路150接收驅動電流Idri,進而產生特定的發光亮度。 In this embodiment, when the light-emitting control circuit 120 provides the system high voltage OVDD to the first terminal of the driving transistor 110, the driving transistor 110 generates a driving current Idri according to the gate signal Vg and the system high voltage OVDD. At this time, the anode terminal of the organic light emitting diode 160 will receive the driving current Idri through the compensation circuit 150, thereby generating a specific light emission brightness.

實作上,驅動電晶體110可以用各種合適的P型電晶體來實現。例如,P型的低溫多晶矽薄膜電晶體。 In practice, the driving transistor 110 can be implemented by using various suitable P-type transistors. For example, P-type low temperature polycrystalline silicon thin film transistors.

於第1圖之實施例中,補償電路150會依據驅動電晶體110的臨界電壓Vth和系統高電壓OVDD的變化,適應性地調整閘極信號Vg的電壓準位。因此,即使不同畫素間驅動電晶體110的臨界電壓Vth因製程因素而產生變異,或是系統高電壓OVDD發生擾動或下降,畫素電路100的驅動電流Idri和資料電壓Vdata之間仍會維持相同的對應關 係,進而使有機發光二極體160的發光亮度和資料電壓Vdata之間維持相同的對應關係。 In the embodiment of FIG. 1, the compensation circuit 150 adaptively adjusts the voltage level of the gate signal Vg according to the change of the threshold voltage Vth of the driving transistor 110 and the system high voltage OVDD. Therefore, even if the threshold voltage Vth of the driving transistor 110 varies between different pixels due to process factors, or the system high voltage OVDD is disturbed or decreased, the driving current Idri of the pixel circuit 100 and the data voltage Vdata will still be maintained. Same correspondence System, so as to maintain the same correspondence relationship between the light emitting brightness of the organic light emitting diode 160 and the data voltage Vdata.

以下將配合第2圖和第3圖進一步說明畫素電路100的運作方式。請參照第2圖,發光控制電路120包含第一發光開關222和第二發光開關224。第一發光開關222具有第一端、第二端與控制端,其中控制端用於接收發光控制信號EM,第一端用於接收系統高電壓OVDD,第二端則耦接於寫入節點Nw。第二發光開關224具有第一端、第二端與控制端,其中控制端用於接收發光控制信號EM,第一端用於接收系統高電壓OVDD,第二端則耦接於驅動電晶體110的第一端。 The operation of the pixel circuit 100 will be further described below with reference to FIGS. 2 and 3. Referring to FIG. 2, the light emitting control circuit 120 includes a first light emitting switch 222 and a second light emitting switch 224. The first light-emitting switch 222 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the light-emitting control signal EM, the first terminal is used to receive the system high voltage OVDD, and the second terminal is coupled to the write node Nw. . The second light-emitting switch 224 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the light-emitting control signal EM, the first terminal is used to receive the system high voltage OVDD, and the second terminal is coupled to the driving transistor 110. First end.

補償電路150包含第一補償開關252、第二補償開關254和儲存電容256。第一補償開關252具有第一端、第二端與控制端,其中控制端用於接收第一控制信號S1,第一端耦接於驅動電晶體110的第二端,第二端則耦接於驅動電晶體110的控制端。第二補償開關254具有第一端、第二端與控制端,其中控制端用於接收第二控制信號S2,第一端耦接於驅動電晶體110的控制端,第二端則用於接收第二參考電壓Vref2。儲存電容256具有第一端和第二端,其中第一端耦接於寫入節點Nw,第二端耦接於驅動電晶體110的控制端。 The compensation circuit 150 includes a first compensation switch 252, a second compensation switch 254, and a storage capacitor 256. The first compensation switch 252 has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal S1, the first terminal is coupled to the second terminal of the driving transistor 110, and the second terminal is coupled At the control terminal of the driving transistor 110. The second compensation switch 254 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the second control signal S2, the first terminal is coupled to the control terminal of the driving transistor 110, and the second terminal is used to receive The second reference voltage Vref2. The storage capacitor 256 has a first terminal and a second terminal, wherein the first terminal is coupled to the write node Nw, and the second terminal is coupled to the control terminal of the driving transistor 110.

實作上,第一開關130、第二開關140第一發光開關222、第二發光開關224、第一補償開關252和第二補償開關254可以用各種合適的P型電晶體來實現。例如,P 型的低溫多晶矽薄膜電晶體。 In practice, the first switch 130, the second switch 140, the first light-emitting switch 222, the second light-emitting switch 224, the first compensation switch 252, and the second compensation switch 254 can be implemented with various suitable P-type transistors. For example, P Type low temperature polycrystalline silicon thin film transistor.

第3圖為根據第2圖的畫素電路100的一運作實施例簡化後的時序變化圖。請同時參照第2圖和第3圖,畫素電路100的一個運作週期依序包含重置階段T1、補償階段T2和發光階段T3。 FIG. 3 is a simplified timing variation diagram of an embodiment of the pixel circuit 100 according to FIG. 2. Please refer to FIG. 2 and FIG. 3 at the same time. An operation cycle of the pixel circuit 100 includes a reset phase T1, a compensation phase T2, and a light-emitting phase T3 in this order.

在重置階段T1中,第一控制信號S1和第二控制信號S2處於預設低電壓VL,發光控制信號EM則處於預設高電壓VH。因此,第一開關130、第二開關140、第一補償開關252和第二補償開關254處於導通狀態,第一發光開關222和第二發光開關224則處於關斷狀態。 In the reset phase T1, the first control signal S1 and the second control signal S2 are at a preset low voltage VL, and the light emission control signal EM is at a preset high voltage VH. Therefore, the first switch 130, the second switch 140, the first compensation switch 252, and the second compensation switch 254 are in an on state, and the first light-emitting switch 222 and the second light-emitting switch 224 are in an off state.

請參考第4圖所示之畫素電路100於重置階段T1的等效電路圖。資料電壓Vdata會透過第一開關130傳遞至寫入節點Nw,第一參考電壓Vref1會透過第二開關140傳遞至驅動電晶體110的第一端。第二參考電壓Vref2則會透過第二補償開關254傳遞至儲存電容256的第二端,使得補償電路150提供的閘極信號Vg的電壓準位近似於第二參考電壓Vref2。 Please refer to the equivalent circuit diagram of the pixel circuit 100 shown in FIG. 4 during the reset phase T1. The data voltage Vdata is transmitted to the write node Nw through the first switch 130, and the first reference voltage Vref1 is transmitted to the first terminal of the driving transistor 110 through the second switch 140. The second reference voltage Vref2 is transmitted to the second terminal of the storage capacitor 256 through the second compensation switch 254, so that the voltage level of the gate signal Vg provided by the compensation circuit 150 is similar to the second reference voltage Vref2.

於本實施例中,系統低電壓OVSS大於第一參考電壓Vref1,第一參考電壓Vref1又大於第二參考電壓Vref2。詳細來說,第一參考電壓Vref1可設定為小於系統低電壓OVSS與有機發光二極體160的一導通電壓的總和。第二參考電壓Vref2可設定為小於第一參考電壓Vref1和驅動電晶體110的臨界電壓Vth的絕對值的差值。因此,於重置階段T1中,驅動電晶體110會處於導通狀態,而有機 發光二極體160則處於關斷狀態。 In this embodiment, the system low voltage OVSS is greater than the first reference voltage Vref1, and the first reference voltage Vref1 is greater than the second reference voltage Vref2. In detail, the first reference voltage Vref1 can be set to be less than the sum of the system low voltage OVSS and a turn-on voltage of the organic light emitting diode 160. The second reference voltage Vref2 may be set to be smaller than the difference between the first reference voltage Vref1 and the absolute value of the threshold voltage Vth of the driving transistor 110. Therefore, in the reset phase T1, the driving transistor 110 will be in a conducting state, and the organic The light emitting diode 160 is in an off state.

如此一來,於重置階段T1中,畫素電路100不但可以重置驅動電晶體的第一端、第二端和控制端的電壓準位,還可以避免有機發光二極體160誤發光。 In this way, in the reset phase T1, the pixel circuit 100 not only resets the voltage levels of the first terminal, the second terminal, and the control terminal of the driving transistor, but also prevents the organic light emitting diode 160 from emitting light by mistake.

於補償階段T2中,第一控制信號S1處於預設低電壓VL,第二控制信號S2和發光控制信號EM處於預設高電壓VH。因此,第一開關130、第二開關140和第一補償開關252處於導通狀態,第一發光開關222、第二發光開關224和第二補償開關254則處於關斷狀態。 In the compensation phase T2, the first control signal S1 is at a preset low voltage VL, and the second control signal S2 and the lighting control signal EM are at a preset high voltage VH. Therefore, the first switch 130, the second switch 140, and the first compensation switch 252 are in an on state, and the first light-emitting switch 222, the second light-emitting switch 224, and the second compensation switch 254 are in an off state.

請參考第5圖所示之畫素電路100於補償階段T2的等效電路圖。由於第一開關130導通,寫入節點Nw會維持於資料電壓Vdata。第一參考電壓Vref1則會經由第二開關140、驅動電晶體110和第一補償開關252傳遞至儲存電容256的第二端。因此,補償電路150提供的閘極信號Vg的電壓準位會由近似於第二參考電壓Vref2逐漸上升,直到閘極信號Vg的電壓準位趨近於第一參考電壓Vref1和驅動電晶體110的臨界電壓Vth的絕對值的差值,而使驅動電晶體110切換至關斷狀態。 Please refer to the equivalent circuit diagram of the pixel circuit 100 shown in FIG. 5 during the compensation phase T2. Since the first switch 130 is turned on, the write node Nw is maintained at the data voltage Vdata. The first reference voltage Vref1 is transmitted to the second terminal of the storage capacitor 256 through the second switch 140, the driving transistor 110, and the first compensation switch 252. Therefore, the voltage level of the gate signal Vg provided by the compensation circuit 150 will gradually rise from approximately the second reference voltage Vref2 until the voltage level of the gate signal Vg approaches the first reference voltage Vref1 and the voltage of the driving transistor 110. The difference in the absolute value of the threshold voltage Vth causes the driving transistor 110 to switch to the off state.

換言之,於補償階段T2結束時,閘極信號Vg的電壓準位可由下列《公式1》表示:Vg=Vref1-|Vth| 《公式1》 In other words, at the end of the compensation phase T2, the voltage level of the gate signal Vg can be represented by the following "Formula 1": Vg = Vref1- | Vth | "Formula 1"

在本實施例中,第一參考電壓Vref1小於系統低電壓OVSS和有機發光二極體160的導通電壓的總和。因此,在整個補償階段中,驅動電晶體110的第二端(亦即, 有機發光二極體160的陽極端)的電壓,皆會小於系統低電壓OVSS和有機發光二極體160的導通電壓的總和,使得有機發光二極體160維持於關斷狀態以避免誤發光。 In this embodiment, the first reference voltage Vref1 is less than the sum of the system low voltage OVSS and the turn-on voltage of the organic light emitting diode 160. Therefore, during the entire compensation phase, the second terminal of the driving transistor 110 (that is, The voltage of the anode terminal of the organic light emitting diode 160) will be less than the sum of the system low voltage OVSS and the on-voltage of the organic light emitting diode 160, so that the organic light emitting diode 160 is maintained in an off state to avoid false light emission.

另外,由上述《公式1》可知,於每次的補償階段結束時,有機發光二極體160的陽極端皆會被重置為不受不同資料電壓Vdata影響的固定電壓(亦即,第一參考電壓Vref1和臨界電壓Vth的絕對值的差值)。 In addition, it can be known from the above “Formula 1” that at the end of each compensation phase, the anode terminal of the organic light emitting diode 160 is reset to a fixed voltage that is not affected by different data voltages Vdata (ie, the first The difference between the absolute value of the reference voltage Vref1 and the threshold voltage Vth).

於發光階段T3中,第一控制信號S1和第二控制信號S2處於預設高電壓VH,發光控制信號EM處於預設低電壓VL。因此,第一開關130、第二開關140、第一補償開關252和第二補償開關254處於關斷狀態,第一發光開關222和第二發光開關224則處於導通狀態。 In the light-emitting phase T3, the first control signal S1 and the second control signal S2 are at a preset high voltage VH, and the light-emitting control signal EM is at a preset low voltage VL. Therefore, the first switch 130, the second switch 140, the first compensation switch 252, and the second compensation switch 254 are in an off state, and the first light-emitting switch 222 and the second light-emitting switch 224 are in an on state.

請參考第6圖所示之畫素電路100於發光階段T3的等效電路圖。系統高電壓OVDD會經由第一發光開關222傳遞至寫入節點Nw,使得寫入節點Nw的電壓由資料電壓Vdata變化為系統高電壓OVDD。因此,寫入節點Nw的電壓變化量△Vnw可由下列的《公式2》表示:△Vnw=OVDD-Vdata 《公式2》 Please refer to the equivalent circuit diagram of the pixel circuit 100 shown in FIG. 6 at the light emitting stage T3. The system high voltage OVDD is transmitted to the write node Nw via the first light-emitting switch 222, so that the voltage of the write node Nw is changed from the data voltage Vdata to the system high voltage OVDD. Therefore, the voltage change amount ΔVnw of the write node Nw can be expressed by the following “Formula 2”: △ Vnw = OVDD-Vdata “Formula 2”

由於驅動電晶體110的控制端處於浮接(floating)狀態,所以寫入節點Nw的電壓變化量△Vnw會藉由儲存電容256的電容耦合效應(capacity coupling effect)傳遞至驅動電晶體110的控制端。 Since the control terminal of the driving transistor 110 is in a floating state, the voltage change amount ΔVnw of the write node Nw will be transmitted to the control of the driving transistor 110 through the capacity coupling effect of the storage capacitor 256. end.

亦即,於發光階段T3中,閘極信號Vg的電壓變化量△Vg,會近似且正相關於寫入節點Nw的電壓變化量 △Vnw。因此,閘極信號Vg的電壓準位可由下列的《公式3》表示:Vg=Vref1-|Vth|+△Vg=Vref1-|Vth|+△Vnw=Vref1-|Vth|+OVDD-Vdata 《公式3》 That is, in the light-emitting phase T3, the voltage change amount ΔVg of the gate signal Vg is approximately and positively related to the voltage change amount of the write node Nw. △ Vnw. Therefore, the voltage level of the gate signal Vg can be expressed by the following “Formula 3”: Vg = Vref1- | Vth | + △ Vg = Vref1- | Vth | + △ Vnw = Vref1- | Vth | + OVDD-Vdata 3》

另外,系統高電壓OVDD還會經由第二發光開關224傳遞至驅動電晶體110的第一端,使得驅動電晶體110運作於飽和區。因此,驅動電晶體110會依據驅動電晶體110的第一端和控制端的電壓差產生驅動電流Idri,且驅動電流Idri可由下列的《公式4》表示: In addition, the system high voltage OVDD is also transmitted to the first terminal of the driving transistor 110 through the second light-emitting switch 224, so that the driving transistor 110 operates in a saturation region. Therefore, the driving transistor 110 generates a driving current Idri according to the voltage difference between the first terminal and the control terminal of the driving transistor 110, and the driving current Idri can be expressed by the following “Formula 4”:

在《公式4》中,k表示驅動電晶體110的載子遷移率(carrier mobility)、閘極氧化層的單位電容大小以及閘極寬長比三者的乘積。 In “Formula 4”, k represents the product of the carrier mobility of the driving transistor 110, the unit capacitance of the gate oxide layer, and the gate width-to-length ratio.

由上述的《公式3》和《公式4》可知,在資料電壓Vdata相同的情況下,驅動電流Idri的值與驅動電晶體110的臨界電壓Vth以及系統高電壓OVDD無關。因此,畫素電路100能夠有效地消除因臨界電壓變異或電源電壓下降所造成的有機發光二極體面板亮度不均勻的問題。 It can be known from the above-mentioned "Formula 3" and "Formula 4" that when the data voltage Vdata is the same, the value of the driving current Idri is independent of the threshold voltage Vth of the driving transistor 110 and the system high voltage OVDD. Therefore, the pixel circuit 100 can effectively eliminate the problem of uneven brightness of the organic light emitting diode panel caused by the threshold voltage variation or the decrease in the power supply voltage.

另外,於發光階段T3,當驅動電晶體110的控制端處於浮接狀態時,若系統高電壓OVDD有電壓擾動的 情況,其電壓變化量會藉由儲存電容256的電容耦合效應傳遞至驅動電晶體110的控制端,使得閘極信號Vg的電壓變化量正相關於系統高電壓OVDD的電壓變化量。因此,驅動電晶體110的第一端和控制端的電壓差仍會維持於固定值,使得驅動電流Idri的大小維持不變,進而於發光階段T3中維持有機發光二極體的發光亮度的穩定性。 In addition, at the light-emitting stage T3, when the control terminal of the driving transistor 110 is in a floating state, if the system high voltage OVDD has a voltage disturbance, In some cases, the voltage change amount is transmitted to the control terminal of the driving transistor 110 through the capacitive coupling effect of the storage capacitor 256, so that the voltage change amount of the gate signal Vg is positively related to the voltage change amount of the system high voltage OVDD. Therefore, the voltage difference between the first terminal and the control terminal of the driving transistor 110 is still maintained at a fixed value, so that the magnitude of the driving current Idri is maintained, and the stability of the light emitting brightness of the organic light emitting diode is maintained in the light emitting stage T3. .

綜合上述,即使每個畫素電路之驅動電晶體110彼此的臨界電壓Vth不相同,或者受到電源電壓擾動或下降的影響,每個畫素電路彼此的驅動電流Idri和資料電壓Vdata的對應關係仍會保持一致。 To sum up, even if the threshold voltages Vth of the driving transistors 110 of each pixel circuit are different from each other, or affected by the power supply voltage disturbance or drop, the corresponding relationship between the driving current Idri and the data voltage Vdata of each pixel circuit is still Will be consistent.

第7圖為根據本揭示文件一實施例的畫素電路700簡化後的功能方塊圖。畫素電路700相似於畫素電路100,差異在於畫素電路700以補償電路750取代畫素電路100的補償電路150。補償電路750包含第一補償開關752、第二補償開關754、和儲存電容756。 FIG. 7 is a simplified functional block diagram of the pixel circuit 700 according to an embodiment of the present disclosure. The pixel circuit 700 is similar to the pixel circuit 100 except that the pixel circuit 700 replaces the compensation circuit 150 of the pixel circuit 100 with a compensation circuit 750. The compensation circuit 750 includes a first compensation switch 752, a second compensation switch 754, and a storage capacitor 756.

於本實施例中,第一補償開關752具有第一端、第二端與控制端,其中控制端用於接收第一控制信號S1,第一端耦接於驅動電晶體110的第二端,第二端則耦接於驅動電晶體110的該控制端。第二補償開關754具有第一端、第二端與控制端,其中控制端用於接收第二控制信號S2,第一端耦接於驅動電晶體110的第二端,第二端則用於接收第二參考電壓Vref2。儲存電容756具有第一端和第二端,其中第一端耦接於第一開關130的第二端,第二端則耦接於驅動電晶體110的控制端。 In this embodiment, the first compensation switch 752 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the first control signal S1, and the first terminal is coupled to the second terminal of the driving transistor 110. The second terminal is coupled to the control terminal of the driving transistor 110. The second compensation switch 754 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the second control signal S2, the first terminal is coupled to the second terminal of the driving transistor 110, and the second terminal is used to Receive the second reference voltage Vref2. The storage capacitor 756 has a first terminal and a second terminal, wherein the first terminal is coupled to the second terminal of the first switch 130 and the second terminal is coupled to the control terminal of the driving transistor 110.

實作上,第一補償開關752和第二補償開關754可以用各種合適的P型電晶體來實現。例如,P型的低溫多晶矽薄膜電晶體。第7圖中的其他開關亦可以用各種合適的P型電晶體來實現。 In practice, the first compensation switch 752 and the second compensation switch 754 can be implemented by using various suitable P-type transistors. For example, P-type low temperature polycrystalline silicon thin film transistors. The other switches in Figure 7 can also be implemented with various suitable P-type transistors.

於重置階段T1,第二參考電壓Vref2會透過第一補償開關752和第二補償開關754傳遞至儲存電容756的第二端,使得補償電路750提供電壓準位近似於第二參考電壓Vref2的閘極信號Vg至驅動電晶體110的控制端。 In the reset phase T1, the second reference voltage Vref2 is transmitted to the second terminal of the storage capacitor 756 through the first compensation switch 752 and the second compensation switch 754, so that the voltage level provided by the compensation circuit 750 is similar to that of the second reference voltage Vref2. The gate signal Vg is sent to a control terminal of the driving transistor 110.

於補償階段T2,第一補償開關752處於導通狀態且第二補償開關754處於關斷狀態。因此,閘極信號Vg的電壓準位如上述《公式1》所示,會由近似於第二參考電壓Vref2上升至第一參考電壓Vref1和臨界電壓Vth的絕對值的差值。 In the compensation phase T2, the first compensation switch 752 is in an on state and the second compensation switch 754 is in an off state. Therefore, the voltage level of the gate signal Vg is increased from the approximate value of the second reference voltage Vref2 to the difference between the absolute value of the first reference voltage Vref1 and the threshold voltage Vth, as shown in the above “Formula 1”.

於發光階段T3,第一補償開關752和第二補償開關754皆處於關斷狀態。因此,閘極信號Vg的電壓準位如上述《公式3》所示。並且,驅動電晶體110會產生如上述《公式4》所示的驅動電流Idri。 During the light-emitting phase T3, the first compensation switch 752 and the second compensation switch 754 are both in an off state. Therefore, the voltage level of the gate signal Vg is as shown in the above “Formula 3”. In addition, the driving transistor 110 generates a driving current Idri as shown in the above “Formula 4”.

畫素電路700的許多功能方塊的電路結構、運作方式以及優點,相似於畫素電路100,為簡潔起見,在此不重複贅述。 The circuit structure, operation mode, and advantages of many functional blocks of the pixel circuit 700 are similar to those of the pixel circuit 100. For the sake of brevity, details are not repeated here.

第8圖為根據本揭示文件一實施例的畫素電路800簡化後的功能方塊圖。畫素電路800相似於畫素電路100,差異在於畫素電路800以發光控制電路820取代畫素電路100的發光控制電路120。發光控制電路820包含第一發光 開關822和第二發光開關824。 FIG. 8 is a simplified functional block diagram of the pixel circuit 800 according to an embodiment of the present disclosure. The pixel circuit 800 is similar to the pixel circuit 100, except that the pixel circuit 800 replaces the light emission control circuit 120 of the pixel circuit 100 with a light emission control circuit 820. The light emission control circuit 820 includes a first light emission The switch 822 and the second light-emitting switch 824.

於本實施例中,第一發光開關822具有第一端、第二端與控制端,其中控制端用於接收第一控制信號S1,第一端用於接收系統高電壓OVDD,第二端耦接於第一開關130的第二端。第二發光開關824具有第一端、第二端與控制端,其中控制端用於接收第一控制信號S1,第一端用於接收系統高電壓OVDD,第二端耦接於驅動電晶體110的第一端。 In this embodiment, the first light-emitting switch 822 has a first terminal, a second terminal, and a control terminal, where the control terminal is used to receive the first control signal S1, the first terminal is used to receive the system high voltage OVDD, and the second terminal is coupled Connected to the second terminal of the first switch 130. The second light-emitting switch 824 has a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the first control signal S1, the first terminal is used to receive the system high voltage OVDD, and the second terminal is coupled to the driving transistor 110 First end.

實作上,第一發光開關822和第二發光開關824可以用各種合適的N型電晶體來實現。例如,N型的低溫多晶矽薄膜電晶體。第8圖中的其他開關則可以用各種合適的P型電晶體來實現。 In practice, the first light-emitting switch 822 and the second light-emitting switch 824 may be implemented by using various suitable N-type transistors. For example, N-type low temperature polycrystalline silicon thin film transistors. The other switches in Figure 8 can be implemented with various suitable P-type transistors.

第9圖為依據畫素電路800的一運作實施例簡化後的時序變化圖。以下將配合第8圖和第9圖來進一步說明畫素電路800的運作方式。於重置階段T1和補償階段T2中,第一控制信號S1處於預設低電壓VL,使得第一發光開關822和第二發光開關824處於關斷狀態。因此,於重置階段T1和補償階段T2中,系統高電壓OVDD不會傳遞至寫入節點Nw和驅動電晶體110的第一端。 FIG. 9 is a simplified timing change diagram according to an operation embodiment of the pixel circuit 800. The operation of the pixel circuit 800 will be further described below with reference to FIGS. 8 and 9. In the reset phase T1 and the compensation phase T2, the first control signal S1 is at a preset low voltage VL, so that the first light-emitting switch 822 and the second light-emitting switch 824 are in an off state. Therefore, during the reset phase T1 and the compensation phase T2, the system high voltage OVDD is not transferred to the write node Nw and the first terminal of the driving transistor 110.

於發光階段T3中,第一控制信號S1處於預設高電壓VH,使得第一發光開關822和第二發光開關824處於導通狀態。因此,系統高電壓OVDD會傳遞至寫入節點Nw和驅動電晶體110的第一端,使得驅動電晶體110產生如上述《公式4》所示的驅動電流Idri。 In the light-emitting phase T3, the first control signal S1 is at a preset high voltage VH, so that the first light-emitting switch 822 and the second light-emitting switch 824 are in an on state. Therefore, the system high voltage OVDD is transferred to the write node Nw and the first terminal of the driving transistor 110, so that the driving transistor 110 generates a driving current Idri as shown in the above-mentioned "Formula 4".

相較於畫素電路100,畫素電路800無需使用發光控制信號EM,所以具有較簡單的電路架構和較小的電路面積。畫素電路800的許多功能方塊的電路結構、運作方式以及優點,相似於畫素電路100,為簡潔起見,在此不重複贅述。 Compared with the pixel circuit 100, the pixel circuit 800 does not need to use the light emission control signal EM, so it has a simpler circuit structure and a smaller circuit area. The circuit structure, operation mode, and advantages of many functional blocks of the pixel circuit 800 are similar to the pixel circuit 100, and for the sake of brevity, they are not repeated here.

第10圖為根據本揭示文件一實施例的畫素電路1000簡化後的功能方塊圖。畫素電路1000相似於畫素電路800,差異在於畫素電路1000以補償電路750取代畫素電路800的補償電路150。 FIG. 10 is a simplified functional block diagram of the pixel circuit 1000 according to an embodiment of the present disclosure. The pixel circuit 1000 is similar to the pixel circuit 800, except that the pixel circuit 1000 replaces the compensation circuit 150 of the pixel circuit 800 with a compensation circuit 750.

畫素電路1000的許多功能方塊的電路結構、運作方式以及優點,相似於畫素電路800,為簡潔起見,在此不重複贅述。 The circuit structure, operation mode, and advantages of many functional blocks of the pixel circuit 1000 are similar to those of the pixel circuit 800. For the sake of brevity, details are not repeated here.

由上述《公式4》可知,即使驅動電晶體110存在臨界電壓Vth變異且系統高電壓OVDD因導線內阻而下降,畫素電路100、700、800和1000仍可以維持驅動電流Idri和資料電壓Vdata的對應關係不變,進而維持有機發光二極體160的發光亮度和資料電壓Vdata的對應關係不變。 According to the above “Formula 4”, even if the threshold voltage Vth of the driving transistor 110 varies and the system high voltage OVDD decreases due to the internal resistance of the wire, the pixel circuits 100, 700, 800 and 1000 can still maintain the driving current Idri and the data voltage Vdata The correspondence relationship between the constants is unchanged, and the correspondence relationship between the light emitting brightness of the organic light emitting diode 160 and the data voltage Vdata is maintained.

另外,同樣由上述《公式4》可知,於每一次進入發光階段T3前,有機發光二極體160的陽極端皆會被重置至不會受不同資料電壓Vdata影響的固定電壓(亦即,第一參考電壓Vref1和臨界電壓Vth的絕對值的差值)。而在發光階段T3時,系統高電壓OVDD的任何擾動皆可藉由儲存電容256和756的電容耦合效應傳遞至驅動電晶體110的閘極端,以固定驅動電晶體110的第一端與控制端的電壓差值, 並穩定有機發光二極體160的發光亮度。 In addition, it is also known from the above “Formula 4” that before each entering the light-emitting stage T3, the anode terminal of the organic light-emitting diode 160 will be reset to a fixed voltage that is not affected by different data voltages Vdata (ie, The difference between the absolute value of the first reference voltage Vref1 and the threshold voltage Vth). During the light-emitting phase T3, any disturbance of the system high voltage OVDD can be transmitted to the gate terminal of the driving transistor 110 through the capacitive coupling effect of the storage capacitors 256 and 756, so as to fix the first terminal of the driving transistor 110 and the control terminal. Voltage difference, And stabilize the light emitting brightness of the organic light emitting diode 160.

在某些實施例中,畫素電路100、700、800或1000的第二開關140的控制端可改為接收第三控制信號(未繪示於圖中),而不是接收第一控制信號S1。第三控制信號於重置階段T1和發光階段T3處於預設高電壓VH,且於補償階段T2處於預設低電壓VL。因此,第二開關140於重置階段T1和發光階段T3處於關斷狀態,且於補償階段T2處於導通狀態。 In some embodiments, the control terminal of the second switch 140 of the pixel circuit 100, 700, 800, or 1000 may instead receive a third control signal (not shown in the figure) instead of receiving the first control signal S1. . The third control signal is at a preset high voltage VH during the reset phase T1 and the light emitting phase T3, and is at a preset low voltage VL during the compensation phase T2. Therefore, the second switch 140 is turned off during the reset phase T1 and the light emitting phase T3, and is turned on during the compensation phase T2.

第二開關140的控制端改為接收第三控制信號的畫素電路100、700、800和1000的運作方式,分別相似於前述第二開關140的控制端接收第一控制信號S1的畫素電路100、700、800和1000的運作方式。 The control terminal of the second switch 140 is changed to operate the pixel circuits 100, 700, 800, and 1000 that receive the third control signal, which are similar to the pixel circuit that receives the first control signal S1 from the control terminal of the second switch 140, respectively. How 100, 700, 800, and 1000 work.

亦即,在畫素電路100、700、800或1000的第二開關140的控制端改為接收第三控制信號的該某些實施例中,於重置階段T1,補償電路150和750提供的閘極信號Vg的電壓準位等於第二參考電壓Vref2,而不是近似於第二參考電壓Vref2。於補償階段T2,補償電路150和750提供的閘極信號Vg的電壓準位如上述《公式1》所示,會由第二參考電壓Vref2上升至趨近於第一參考電壓Vref1和臨界電壓Vth的絕對值的差值。於發光階段T3,補償電路150和750提供的閘極信號Vg的電壓準位如上述《公式3》所示,且閘極信號Vg的電壓變化量會正相關於寫入節點Nw的電壓變化量。 That is, in some embodiments where the control terminal of the second switch 140 of the pixel circuit 100, 700, 800, or 1000 is changed to receive the third control signal, in the reset phase T1, the compensation circuits 150 and 750 provide The voltage level of the gate signal Vg is equal to the second reference voltage Vref2, instead of being close to the second reference voltage Vref2. In the compensation phase T2, the voltage level of the gate signal Vg provided by the compensation circuits 150 and 750 is as shown in the above “Formula 1”, and will rise from the second reference voltage Vref2 to approach the first reference voltage Vref1 and the threshold voltage Vth. The absolute value of the difference. At the light-emitting stage T3, the voltage level of the gate signal Vg provided by the compensation circuits 150 and 750 is as shown in the above “Formula 3”, and the voltage change amount of the gate signal Vg is positively related to the voltage change amount of the write node Nw .

值得一提的是,由於第二開關140於重置階段 T1處於關閉狀態,所以電流不會由第二開關140的第一端流至第二補償開關254或754的第二端。因此,將第二開關140的控制端改為接收第三控制信號的該某些實施例,可以進一步節省功率消耗。 It is worth mentioning that since the second switch 140 is in the reset stage T1 is in the off state, so current does not flow from the first terminal of the second switch 140 to the second terminal of the second compensation switch 254 or 754. Therefore, by changing the control end of the second switch 140 to certain embodiments in which the third control signal is received, power consumption can be further saved.

在另外一些實施例中,除了可將畫素電路100和700的第二開關的控制端改為接收第三控制信號,還可將第一開關以及第一補償開關和改為以N型電晶體實現,並將第一開關以及第一補償開關和的控制端改為接收發光控制信號EM。 In other embodiments, in addition to changing the control terminal of the second switch of the pixel circuits 100 and 700 to receive the third control signal, the first switch and the first compensation switch may also be changed to N-type transistors. It is implemented, and the control terminal of the first switch and the first compensation switch is changed to receive the light emitting control signal EM.

如此一來,除了可防止電流於重置階段T1由第二開關140的第一端流至第二補償開關254或754的第二端,還可進一步省略第一控制信號S1,以縮小電路面積。 In this way, in addition to preventing current from flowing from the first terminal of the second switch 140 to the second terminal of the second compensation switch 254 or 754 during the reset phase T1, the first control signal S1 can be further omitted to reduce the circuit area. .

在又一些實施例中,可以將畫素電路100和700的第一開關、第二開關以及第一補償開關和改為以N型電晶體實現,並將第一開關、第二開關以及第一補償開關和的控制端改為接收發光控制信號EM。如此一來,可以省略第一控制信號S1,以縮小電路面積。 In still other embodiments, the first switch, the second switch, and the first compensation switch of the pixel circuits 100 and 700 may be implemented as N-type transistors, and the first switch, the second switch, and the first switch may be implemented. The control end of the compensation switch and the receiving switch receives the light-emitting control signal EM instead. In this way, the first control signal S1 can be omitted to reduce the circuit area.

在說明書及申請專利範圍中使用了某些詞彙來指稱特定的元件。然而,所屬技術領域中具有通常知識者應可理解,同樣的元件可能會用不同的名詞來稱呼。說明書及申請專利範圍並不以名稱的差異做為區分元件的方式,而是以元件在功能上的差異來做為區分的基準。在說明書及申請專利範圍所提及的「包含」為開放式的用語,故應解釋成「包含但不限定於」。另外,「耦接」在此包 含任何直接及間接的連接手段。因此,若文中描述第一元件耦接於第二元件,則代表第一元件可通過電性連接或無線傳輸、光學傳輸等信號連接方式而直接地連接於第二元件,或者通過其他元件或連接手段間接地電性或信號連接至該第二元件。 Certain terms are used in the description and the scope of patent applications to refer to specific elements. However, it should be understood by those with ordinary knowledge in the technical field that the same elements may be referred to by different names. The scope of the specification and patent application does not take the difference in names as a way to distinguish components, but rather uses the difference in functions of components as a basis for distinguishing. "Inclusion" mentioned in the specification and the scope of patent application is an open-ended term, so it should be interpreted as "including but not limited to". In addition, "coupling" is included in this package Contains any direct and indirect means of connection. Therefore, if the first element is described as being coupled to the second element, it means that the first element can be directly connected to the second element through electrical connection or signal connection methods such as wireless transmission or optical transmission, or through other elements or connections. Means are indirectly electrically or signally connected to the second element.

以上僅為本發明的較佳實施例,凡依本發明請求項所做的均等變化與修飾,皆應屬本發明的涵蓋範圍。 The above are only preferred embodiments of the present invention, and any equivalent changes and modifications made according to the claims of the present invention shall fall within the scope of the present invention.

Claims (12)

一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一第一發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一發光控制信號,該第一端用於接收一系統高電壓,該第二端耦接於一寫入節點;一第二發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體之該第一端;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該寫入節點;一第二開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體之該第一端;一第一補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體之該第二端,該第二端耦接於該驅動電晶體之該控制端;一第二補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第二控制信號,該第一端耦接於該驅動電晶體之該控制端,該第二端用於接收一第二參考電壓;一儲存電容,具有一第一端與一第二端,其中該第一端耦接於該寫入節點,該第二端耦接於該驅動電晶體之該控制端;以及一有機發光二極體,耦接於該驅動電晶體;其中,於一重置階段,該第一開關、該第二開關、該第一補償開關以及該第二補償開關處於導通狀態,於一補償階段,該第一開關、該第二開關以及該第一補償開關處於導通狀態,且該第二補償開關處於關斷狀態,於一發光階段,該第一開關、該第二開關、該第一補償開關以及該第二補償開關處於關斷狀態。A pixel circuit includes: a driving transistor having a first terminal, a second terminal, and a control terminal; a first light-emitting switch having a first terminal, a second terminal, and a control terminal, wherein: The control terminal is used to receive a light-emitting control signal, the first terminal is used to receive a system high voltage, the second terminal is coupled to a write node, and a second light-emitting switch has a first terminal and a second terminal And a control terminal, wherein the control terminal is used to receive the light emitting control signal, the first terminal is used to receive the high voltage of the system, the second terminal is coupled to the first terminal of the driving transistor; a first switch Has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to the write Node; a second switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive a first reference voltage, and the first Two terminals are coupled to the first terminal of the driving transistor; a first compensation switch There is a first terminal, a second terminal and a control terminal, wherein the control terminal is used for receiving the first control signal, the first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled The control terminal connected to the driving transistor; a second compensation switch having a first terminal, a second terminal and a control terminal, wherein the control terminal is used for receiving a second control signal, and the first terminal is coupled Connected to the control terminal of the driving transistor, the second terminal is used to receive a second reference voltage; a storage capacitor has a first terminal and a second terminal, wherein the first terminal is coupled to the write Node, the second terminal is coupled to the control terminal of the driving transistor; and an organic light emitting diode is coupled to the driving transistor; wherein, in a reset stage, the first switch, the second The switch, the first compensation switch, and the second compensation switch are in an on state. During a compensation phase, the first switch, the second switch, and the first compensation switch are in an on state, and the second compensation switch is in an off state. State, in a light-emitting stage, the first switch, the Second switch, the first compensation and the second compensation switching switch is in the OFF state. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一第一發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一發光控制信號,該第一端用於接收一系統高電壓,該第二端耦接於一寫入節點;一第二發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體的該第一端;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該寫入節點;一第二開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一第一補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端耦接於該驅動電晶體的該控制端;一第二補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第二控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端用於接收一第二參考電壓;一儲存電容,具有一第一端和一第二端,其中該第一端耦接於該寫入節點,該第二端耦接於該驅動電晶體的該控制端;以及一有機發光二極體,耦接於該驅動電晶體;其中,於一重置階段,該第一開關、該第二開關、該第一補償開關以及該第二補償開關處於導通狀態,於一補償階段,該第一開關、該第二開關以及該第一補償開關處於導通狀態,且該第二補償開關處於關斷狀態,於一發光階段,該第一開關、該第二開關、該第一補償開關以及該第二補償開關處於關斷狀態。A pixel circuit includes: a driving transistor having a first terminal, a second terminal, and a control terminal; a first light-emitting switch having a first terminal, a second terminal, and a control terminal, wherein: The control terminal is used to receive a light-emitting control signal, the first terminal is used to receive a system high voltage, the second terminal is coupled to a write node, and a second light-emitting switch has a first terminal and a second terminal And a control terminal, wherein the control terminal is used to receive the light emitting control signal, the first terminal is used to receive the system high voltage, the second terminal is coupled to the first terminal of the driving transistor; a first switch Has a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal is coupled to the write Node; a second switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive a first reference voltage, and the first Two terminals are coupled to the first terminal of the driving transistor; a first compensation switch There is a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive the first control signal, the first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled Connected to the control terminal of the driving transistor; a second compensation switch having a first terminal, a second terminal and a control terminal, wherein the control terminal is used for receiving a second control signal, and the first terminal is coupled Connected to the second terminal of the driving transistor, the second terminal is used to receive a second reference voltage; a storage capacitor has a first terminal and a second terminal, wherein the first terminal is coupled to the write terminal An input node, the second terminal is coupled to the control terminal of the driving transistor; and an organic light emitting diode is coupled to the driving transistor; wherein, in a reset stage, the first switch, the first The two switches, the first compensation switch, and the second compensation switch are in an on state. In a compensation stage, the first switch, the second switch, and the first compensation switch are in an on state, and the second compensation switch is in an off state. Off state, in a light-emitting stage, the first switch, the Second switch, the first compensation and the second compensation switching switch is in the OFF state. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一發光控制電路,耦接該驅動電晶體的該第一端,用於接收一系統高電壓;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路;一第二開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一補償電路,耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓;以及一有機發光二極體,耦接於該驅動電晶體;其中,於一重置階段,該第一控制信號和該第二控制信號處於一預設低電壓。A pixel circuit includes: a driving transistor having a first terminal, a second terminal and a control terminal; a light-emitting control circuit coupled to the first terminal of the driving transistor for receiving a system voltage Voltage; a first switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal A second switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used for receiving the first control signal, and the first terminal is used for receiving a first A reference voltage, the second terminal is coupled to the first terminal of the driving transistor; a compensation circuit is coupled to the light emitting control circuit, the control terminal of the driving transistor and the second terminal of the driving transistor Terminal for receiving a second control signal and a second reference voltage; and an organic light emitting diode coupled to the driving transistor; wherein, in a reset stage, the first control signal and the first reference signal The two control signals are at a preset low voltage. 如請求項3的畫素電路,其中,於一補償階段,該第一控制信號處於該預設低電壓且該第二控制信號處於一預設高電壓。The pixel circuit of claim 3, wherein, in a compensation stage, the first control signal is at the preset low voltage and the second control signal is at a preset high voltage. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一發光控制電路,耦接該驅動電晶體的該第一端,用於接收一系統高電壓;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路;一第二開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一補償電路,耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓;以及一有機發光二極體,耦接於該驅動電晶體;其中,於一發光階段,該第一控制信號和該第二控制信號處於一預設高電壓。A pixel circuit includes: a driving transistor having a first terminal, a second terminal and a control terminal; a light-emitting control circuit coupled to the first terminal of the driving transistor for receiving a system voltage Voltage; a first switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal A second switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used for receiving the first control signal, and the first terminal is used for receiving a first A reference voltage, the second terminal is coupled to the first terminal of the driving transistor; a compensation circuit is coupled to the light emitting control circuit, the control terminal of the driving transistor and the second terminal of the driving transistor Terminal for receiving a second control signal and a second reference voltage; and an organic light emitting diode coupled to the driving transistor; wherein, in a light emitting stage, the first control signal and the second The control signal is at a preset high voltage. 如請求項5的畫素電路,其中,該發光控制電路包含:一第一發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該第一開關的該第二端;以及一第二發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該發光控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體的該第一端。The pixel circuit of claim 5, wherein the light-emitting control circuit includes: a first light-emitting switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a light-emitting control signal, The first terminal is used to receive the high voltage of the system, the second terminal is coupled to the second terminal of the first switch, and a second light-emitting switch having a first terminal, a second terminal, and a control terminal. The control terminal is used to receive the light emitting control signal, the first terminal is used to receive the high voltage of the system, and the second terminal is coupled to the first terminal of the driving transistor. 如請求項5的畫素電路,其中,該發光控制電路包含:一第一發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該第一開關的該第二端;以及一第二發光開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端用於接收該系統高電壓,該第二端耦接於該驅動電晶體的該第一端。The pixel circuit as claimed in claim 5, wherein the light-emitting control circuit includes: a first light-emitting switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is configured to receive the first control signal The first terminal is used to receive the high voltage of the system, the second terminal is coupled to the second terminal of the first switch; and a second light-emitting switch having a first terminal, a second terminal and a control Terminal, wherein the control terminal is used to receive the first control signal, the first terminal is used to receive the system high voltage, and the second terminal is coupled to the first terminal of the driving transistor. 如請求項5的畫素電路,其中,該補償電路包含:一第一補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端耦接於該驅動電晶體的該控制端;一第二補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第二控制信號,該第一端耦接於該驅動電晶體的該控制端,該第二端用於接收一第二參考電壓;以及一儲存電容,具有一第一端與一第二端,其中該第一端耦接於該第一開關的該第二端,該第二端耦接於該驅動電晶體的該控制端。The pixel circuit as claimed in claim 5, wherein the compensation circuit comprises: a first compensation switch having a first terminal, a second terminal and a control terminal, wherein the control terminal is configured to receive the first control signal, The first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled to the control terminal of the driving transistor. A second compensation switch has a first terminal, a second terminal, and A control terminal, wherein the control terminal is used to receive the second control signal, the first terminal is coupled to the control terminal of the driving transistor, and the second terminal is used to receive a second reference voltage; and a storage capacitor Has a first terminal and a second terminal, wherein the first terminal is coupled to the second terminal of the first switch, and the second terminal is coupled to the control terminal of the driving transistor. 如請求項5的畫素電路,其中,該補償電路包含:一第一補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第一控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端耦接於該驅動電晶體的該控制端;一第二補償開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收該第二控制信號,該第一端耦接於該驅動電晶體的該第二端,該第二端用於接收該第二參考電壓;以及一儲存電容,具有一第一端與一第二端,其中該第一端耦接於該第一開關的該第二端,該第二端耦接於該驅動電晶體的該控制端。The pixel circuit as claimed in claim 5, wherein the compensation circuit comprises: a first compensation switch having a first terminal, a second terminal and a control terminal, wherein the control terminal is configured to receive the first control signal, The first terminal is coupled to the second terminal of the driving transistor, and the second terminal is coupled to the control terminal of the driving transistor. A second compensation switch has a first terminal, a second terminal, and A control terminal, wherein the control terminal is used to receive the second control signal, the first terminal is coupled to the second terminal of the driving transistor, and the second terminal is used to receive the second reference voltage; and a storage The capacitor has a first terminal and a second terminal, wherein the first terminal is coupled to the second terminal of the first switch, and the second terminal is coupled to the control terminal of the driving transistor. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一發光控制電路,耦接該驅動電晶體的該第一端,用於接收一系統高電壓;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路;一第二開關,具有一第一端、一第二端與一控制端,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一補償電路,耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓;以及一有機發光二極體,耦接於該驅動電晶體;其中,該第二開關的該控制端用於接收一第三控制信號,於一重置階段,該第一控制信號和該第二控制信號處於一預設低電壓,且該第三控制信號處於一預設高電壓。A pixel circuit includes: a driving transistor having a first terminal, a second terminal and a control terminal; a light-emitting control circuit coupled to the first terminal of the driving transistor for receiving a system voltage Voltage; a first switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal Coupled to the light-emitting control circuit; a second switch having a first terminal, a second terminal, and a control terminal; the first terminal is used to receive a first reference voltage; the second terminal is coupled to the driver The first terminal of the transistor; a compensation circuit coupled to the light-emitting control circuit, the control terminal of the driving transistor and the second terminal of the driving transistor, and configured to receive a second control signal and a A second reference voltage; and an organic light emitting diode coupled to the driving transistor; wherein the control terminal of the second switch is used to receive a third control signal, and in a reset phase, the first control The signal and the second control signal are at a preset low voltage And the third control signal is at a predetermined high voltage. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一發光控制電路,耦接該驅動電晶體的該第一端,用於接收一系統高電壓;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路;一第二開關,具有一第一端、一第二端與一控制端,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一補償電路,耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓;以及一有機發光二極體,耦接於該驅動電晶體;其中,該第二開關的該控制端用於接收一第三控制信號,於一補償階段,該第一控制信號和該第三控制信號處於一預設低電壓,且該第二控制信號處於一預設高電壓。A pixel circuit includes: a driving transistor having a first terminal, a second terminal and a control terminal; a light-emitting control circuit coupled to the first terminal of the driving transistor for receiving a system voltage Voltage; a first switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal Coupled to the light-emitting control circuit; a second switch having a first terminal, a second terminal, and a control terminal; the first terminal is used to receive a first reference voltage; the second terminal is coupled to the driver The first terminal of the transistor; a compensation circuit coupled to the light-emitting control circuit, the control terminal of the driving transistor and the second terminal of the driving transistor, and configured to receive a second control signal and a A second reference voltage; and an organic light emitting diode coupled to the driving transistor; wherein the control terminal of the second switch is used to receive a third control signal, and the first control signal is in a compensation phase And the third control signal is at a preset low voltage And the second control signal is at a predetermined high voltage. 一種畫素電路,包含:一驅動電晶體,具有一第一端、一第二端與一控制端;一發光控制電路,耦接該驅動電晶體的該第一端,用於接收一系統高電壓;一第一開關,具有一第一端、一第二端與一控制端,其中該控制端用於接收一第一控制信號,該第一端用於接收一資料電壓,該第二端耦接於該發光控制電路;一第二開關,具有一第一端、一第二端與一控制端,該第一端用於接收一第一參考電壓,該第二端耦接於該驅動電晶體的該第一端;一補償電路,耦接於該發光控制電路、該驅動電晶體的該控制端和該驅動電晶體的該第二端,且用於接收一第二控制信號和一第二參考電壓;以及一有機發光二極體,耦接於該驅動電晶體;其中,該第二開關的該控制端用於接收一第三控制信號,於一發光階段,該第一控制信號、該第二控制信號和該第三控制信號處於一預設高電壓。A pixel circuit includes: a driving transistor having a first terminal, a second terminal and a control terminal; a light-emitting control circuit coupled to the first terminal of the driving transistor for receiving a system voltage Voltage; a first switch having a first terminal, a second terminal, and a control terminal, wherein the control terminal is used to receive a first control signal, the first terminal is used to receive a data voltage, and the second terminal Coupled to the light-emitting control circuit; a second switch having a first terminal, a second terminal, and a control terminal; the first terminal is used to receive a first reference voltage; the second terminal is coupled to the driver The first terminal of the transistor; a compensation circuit coupled to the light-emitting control circuit, the control terminal of the driving transistor and the second terminal of the driving transistor, and configured to receive a second control signal and a A second reference voltage; and an organic light emitting diode coupled to the driving transistor; wherein the control terminal of the second switch is used to receive a third control signal, and the first control signal is in a light emitting stage The second control signal and the third control signal In a predetermined high voltage.
TW107107486A 2018-03-06 2018-03-06 Pixel circuit TWI653616B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
TW107107486A TWI653616B (en) 2018-03-06 2018-03-06 Pixel circuit
CN201810387705.1A CN108550346B (en) 2018-03-06 2018-04-26 Pixel circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW107107486A TWI653616B (en) 2018-03-06 2018-03-06 Pixel circuit

Publications (2)

Publication Number Publication Date
TWI653616B true TWI653616B (en) 2019-03-11
TW201939468A TW201939468A (en) 2019-10-01

Family

ID=63512654

Family Applications (1)

Application Number Title Priority Date Filing Date
TW107107486A TWI653616B (en) 2018-03-06 2018-03-06 Pixel circuit

Country Status (2)

Country Link
CN (1) CN108550346B (en)
TW (1) TWI653616B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11508289B2 (en) * 2019-11-29 2022-11-22 Beijing Boe Technology Development Co., Ltd. Pixel driving circuit, method of driving the same and display device
WO2022266875A1 (en) * 2021-06-23 2022-12-29 京东方科技集团股份有限公司 Pixel circuit, driving method, and display apparatus
TWI796723B (en) * 2021-07-06 2023-03-21 友達光電股份有限公司 Display device

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9449994B2 (en) * 2014-02-25 2016-09-20 Lg Display Co., Ltd. Display backplane having multiple types of thin-film-transistors
CN104078005B (en) * 2014-06-25 2017-06-09 京东方科技集团股份有限公司 Image element circuit and its driving method and display device
TWI543143B (en) * 2015-04-16 2016-07-21 友達光電股份有限公司 Pixel control circuit and pixel array control circuit
KR102345665B1 (en) * 2015-09-07 2022-01-03 삼성디스플레이 주식회사 Display device and driving method thereof
CN107591124B (en) * 2017-09-29 2019-10-01 上海天马微电子有限公司 Pixel compensation circuit, organic light emitting display panel and organic light-emitting display device

Also Published As

Publication number Publication date
TW201939468A (en) 2019-10-01
CN108550346B (en) 2020-10-30
CN108550346A (en) 2018-09-18

Similar Documents

Publication Publication Date Title
CN108711398B (en) Pixel circuit, driving method thereof, array substrate and display panel
US10181283B2 (en) Electronic circuit and driving method, display panel, and display apparatus
WO2017031909A1 (en) Pixel circuit and drive method thereof, array substrate, display panel, and display apparatus
WO2016070477A1 (en) Organic light emitting display (oled) pixel drive circuit
TWI417843B (en) Dual pixel unit and dual driver circuit
US8125416B2 (en) Pixel drive circuit for organic EL display
TW201351378A (en) Displays
US10803794B2 (en) Pixel circuit and high-brightness display device
WO2021184893A1 (en) Pixel circuit and drive method therefor, display substrate and display apparatus
JP2019516118A (en) Pixel circuit and driving method, array substrate, display panel and display device
US20190180681A1 (en) Pixel circuit and method of driving the same, display device
TWI653616B (en) Pixel circuit
US11244624B2 (en) Pixel circuit and driving method therefor, display substrate and display device
CN112634833A (en) Pixel circuit, driving method thereof and display panel
WO2020211686A1 (en) Pixel driving circuit, driving method therefor, display panel, and display device
TW202113788A (en) Pixel circuit for low frame rate and display device having the same
WO2023103038A1 (en) Pixel circuit and display panel
US11651735B2 (en) Pixel circuit and drive method thereof, and display panel
WO2021249164A1 (en) Pixel circuit and driving method therefor, and display panel and display apparatus
KR101157265B1 (en) Organic electro luminescence lighting emitting display device
TWI708230B (en) Display panel
TWI674569B (en) Pixel circuit
TWI685833B (en) Pixel circuit
TWI773498B (en) Pixel circuit
CN110544459A (en) pixel circuit, driving method thereof and display device