SG10202011351TA - Signal receiving device and a semiconductor apparatus including the signal receiving device - Google Patents

Signal receiving device and a semiconductor apparatus including the signal receiving device

Info

Publication number
SG10202011351TA
SG10202011351TA SG10202011351TA SG10202011351TA SG10202011351TA SG 10202011351T A SG10202011351T A SG 10202011351TA SG 10202011351T A SG10202011351T A SG 10202011351TA SG 10202011351T A SG10202011351T A SG 10202011351TA SG 10202011351T A SG10202011351T A SG 10202011351TA
Authority
SG
Singapore
Prior art keywords
receiving device
signal receiving
apparatus including
semiconductor apparatus
semiconductor
Prior art date
Application number
SG10202011351TA
Other languages
English (en)
Inventor
Sung AN Soon
Su Shon Kwan
Ha Hwang Jin
Original Assignee
Sk Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sk Hynix Inc filed Critical Sk Hynix Inc
Publication of SG10202011351TA publication Critical patent/SG10202011351TA/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0079Receiver details
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/017509Interface arrangements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1084Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1093Input synchronization
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/156Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
    • H03K5/1565Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • G11C7/222Clock generating, synchronizing or distributing circuits within memory device
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Nonlinear Science (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Dram (AREA)
  • Logic Circuits (AREA)
SG10202011351TA 2019-12-20 2020-11-16 Signal receiving device and a semiconductor apparatus including the signal receiving device SG10202011351TA (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1020190171631A KR20210079642A (ko) 2019-12-20 2019-12-20 수신 장치, 이를 포함하는 반도체 장치 및 반도체 시스템

Publications (1)

Publication Number Publication Date
SG10202011351TA true SG10202011351TA (en) 2021-07-29

Family

ID=76205899

Family Applications (1)

Application Number Title Priority Date Filing Date
SG10202011351TA SG10202011351TA (en) 2019-12-20 2020-11-16 Signal receiving device and a semiconductor apparatus including the signal receiving device

Country Status (5)

Country Link
US (2) US11153066B2 (ko)
KR (1) KR20210079642A (ko)
CN (1) CN113014281B (ko)
DE (1) DE102020127909A1 (ko)
SG (1) SG10202011351TA (ko)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20210079642A (ko) * 2019-12-20 2021-06-30 에스케이하이닉스 주식회사 수신 장치, 이를 포함하는 반도체 장치 및 반도체 시스템

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2010213190A (ja) * 2009-03-12 2010-09-24 Canon Inc 通信装置及びその制御方法
US8836394B2 (en) * 2012-03-26 2014-09-16 Rambus Inc. Method and apparatus for source-synchronous signaling
US10171228B2 (en) * 2015-03-19 2019-01-01 Sony Corporation Receiving circuit, electronic device, transmission/reception system, and receiving circuit control method
US9965435B2 (en) * 2015-11-12 2018-05-08 Qualcomm Incorporated Communication low-speed and high-speed parallel bit streams over a high-speed serial bus
KR102661447B1 (ko) 2016-11-08 2024-04-26 에스케이하이닉스 주식회사 입력 버퍼 회로
KR102450299B1 (ko) 2018-05-15 2022-10-05 에스케이하이닉스 주식회사 증폭기, 이를 이용하는 수신 회로, 반도체 장치 및 시스템
CN110347630B (zh) * 2019-05-29 2021-05-11 深圳市紫光同创电子有限公司 一种接收电路、接收电路可重构方法及状态机系统
KR20210079642A (ko) * 2019-12-20 2021-06-30 에스케이하이닉스 주식회사 수신 장치, 이를 포함하는 반도체 장치 및 반도체 시스템

Also Published As

Publication number Publication date
DE102020127909A1 (de) 2021-06-24
US11539500B2 (en) 2022-12-27
US20210194665A1 (en) 2021-06-24
US20220006605A1 (en) 2022-01-06
CN113014281B (zh) 2022-10-11
US11153066B2 (en) 2021-10-19
KR20210079642A (ko) 2021-06-30
CN113014281A (zh) 2021-06-22

Similar Documents

Publication Publication Date Title
EP4072110C0 (en) ELECTRONIC DEVICE
CA188167S (en) Electronic device
CA194915S (en) Electronic device
CA188165S (en) Electronic device
CA188166S (en) Electronic device
SG11202100093WA (en) Method and device for configuring and receiving positioning reference signal
EP3833511C0 (en) SYSTEMS AND METHODS FOR SELECTIVE ACTIVATION OF DEVICE OPERATION
CA194013S (en) Electronic device
GB2579105B (en) A microphone device and a system comprising the microphone device
EP3751882A4 (en) ANTENNA DEVICE, AND ASSOCIATED DEVICE
IL272077B1 (en) A carrying system and a system that contains it
EP3809662A4 (en) SIGNAL INTENSITY INDICATION PROCESS AND DEVICE
EP3611862A4 (en) METHOD AND DEVICE FOR INDICATING REFERENCE SIGNALS
CA193950S (en) Electronic device
SG11202012705RA (en) A chip alignment mounting device and method thereof
EP4057621A4 (en) DETECTION DEVICE AND TELEMETRY APPARATUS
SG10201912469SA (en) Electronic device
GB2559135B (en) Transducer apparatus for an edge-blown aerophone and an edge-blown aerophone having the transducer apparatus
GB201809304D0 (en) Signal processing device
SG10201911258WA (en) Electronic device
GB202017485D0 (en) Ejector device
SG10202011351TA (en) Signal receiving device and a semiconductor apparatus including the signal receiving device
IL290107A (en) Metrology device and detection mechanism for this purpose
GB201912010D0 (en) Signal processing device
EP3576056C0 (en) DEVICE FOR DISTRIBUTING CUPS AND THE LIKE