JPS6452283A - Memory circuit - Google Patents
Memory circuitInfo
- Publication number
- JPS6452283A JPS6452283A JP63168770A JP16877088A JPS6452283A JP S6452283 A JPS6452283 A JP S6452283A JP 63168770 A JP63168770 A JP 63168770A JP 16877088 A JP16877088 A JP 16877088A JP S6452283 A JPS6452283 A JP S6452283A
- Authority
- JP
- Japan
- Prior art keywords
- line
- turned
- digit line
- decoder
- level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000006866 deterioration Effects 0.000 abstract 1
Landscapes
- Static Random-Access Memory (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP63168770A JPS6452283A (en) | 1988-07-08 | 1988-07-08 | Memory circuit |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP63168770A JPS6452283A (en) | 1988-07-08 | 1988-07-08 | Memory circuit |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6452283A true JPS6452283A (en) | 1989-02-28 |
| JPH0262920B2 JPH0262920B2 (enrdf_load_stackoverflow) | 1990-12-26 |
Family
ID=15874134
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP63168770A Granted JPS6452283A (en) | 1988-07-08 | 1988-07-08 | Memory circuit |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS6452283A (enrdf_load_stackoverflow) |
-
1988
- 1988-07-08 JP JP63168770A patent/JPS6452283A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0262920B2 (enrdf_load_stackoverflow) | 1990-12-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0288860A2 (en) | Fast flush for a first-in first-out memory | |
| EP0072845A4 (en) | STORAGE SYSTEM WITH STORAGE CELLS THAT CAN SAVE MORE THAN TWO STATES. | |
| JPS5480041A (en) | Decoder circuit using power switch | |
| JPS57150197A (en) | Storage circuit | |
| EP0137135A3 (en) | Semiconductor memory | |
| JPS57141097A (en) | Storage circuit | |
| GB1454833A (en) | High speed mos random access read/write memory device | |
| JPS6325894A (ja) | 半導体記憶装置 | |
| US4986666A (en) | Semiconductor memory device | |
| JPS57176587A (en) | Semiconductor ram device | |
| JPS5857838B2 (ja) | デコ−ド回路 | |
| JPS6452283A (en) | Memory circuit | |
| US4651305A (en) | Sense amplifier bit line isolation scheme | |
| JPS55134442A (en) | Data transfer unit | |
| JPS5677983A (en) | Decorder circuit | |
| JPS5532270A (en) | Read control circuit for memory unit | |
| CA1204510A (en) | Memory using multiplexed row and column address lines | |
| JPS56107387A (en) | Semiconductor storage device | |
| US5012451A (en) | ROM circuit | |
| US5629640A (en) | Semiconductor memory device | |
| JPH06195977A (ja) | 半導体記憶装置 | |
| KR850008238A (ko) | 반도체 기억장치 | |
| JPH0658760B2 (ja) | 半導体集積回路 | |
| JPS63271797A (ja) | メモリの状態を保持する回路 | |
| JPS5616991A (en) | Semicondcutor memory unit |