JPS6319094B2 - - Google Patents
Info
- Publication number
- JPS6319094B2 JPS6319094B2 JP56206736A JP20673681A JPS6319094B2 JP S6319094 B2 JPS6319094 B2 JP S6319094B2 JP 56206736 A JP56206736 A JP 56206736A JP 20673681 A JP20673681 A JP 20673681A JP S6319094 B2 JPS6319094 B2 JP S6319094B2
- Authority
- JP
- Japan
- Prior art keywords
- output
- phase
- signal
- controlled oscillator
- terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 238000010586 diagram Methods 0.000 description 9
- 239000003990 capacitor Substances 0.000 description 5
- 230000003111 delayed effect Effects 0.000 description 5
- 230000000630 rising effect Effects 0.000 description 4
- 230000007423 decrease Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 208000033707 Early-onset X-linked optic atrophy Diseases 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 208000025019 optic atrophy 2 Diseases 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/087—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using at least two phase detectors or a frequency and phase detector in the loop
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Description
【発明の詳細な説明】
本発明は、入力信号に位相同期した出力信号を
得る為の位相同期回路に関するものである。DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a phase synchronization circuit for obtaining an output signal that is phase synchronized with an input signal.
位相同期回路は、例えば第1図に示すように、
入力端子INに加えられた信号と、電圧制御発振
器VCOの出力信号を分周器DVで1/Nに分周し
た信号とを位相比較器PC1に加えて位相比較し、
その比較出力を抵抗R1,R2、コンデンサC1
等により構成されたローパスフイルタLPFを介
して電圧制御発振器VCOの制御電圧とし、出力
端子OUTから入力信号の周波数F1のN倍の周波
数F2の信号を出力するものである。 For example, as shown in FIG.
The signal applied to the input terminal IN and the signal obtained by dividing the output signal of the voltage controlled oscillator VCO to 1/N by the frequency divider DV are applied to the phase comparator PC1, and the phases are compared.
The comparison output is connected to resistors R1, R2 and capacitor C1.
It is used as a control voltage for a voltage controlled oscillator VCO through a low-pass filter LPF constructed of the like, and outputs a signal with a frequency F2 which is N times the frequency F1 of the input signal from an output terminal OUT.
位相比較器PC1の位相出力特性は第2図に示
すように鋸歯状波特性を有し、位相差が零となる
ように電圧制御発振器VCOが制御されるもので
ある。従つて入力端子INに周波数F1の基準信号
を入力すると、出力端子OUTには基準信号に位
相同期したN・F1=F2の周波数F2の信号が出力
されることになる。 The phase output characteristic of the phase comparator PC1 has a sawtooth wave characteristic as shown in FIG. 2, and the voltage controlled oscillator VCO is controlled so that the phase difference becomes zero. Therefore, when a reference signal with a frequency F 1 is input to the input terminal IN , a signal with a frequency F 2 of N·F 1 =F 2 which is phase synchronized with the reference signal is outputted to the output terminal OUT.
しかし、各部の素子の経年変化、温度変化等に
より定常位相誤差を生じることになり、従来は高
安定の素子を選択して回路を構成することにより
対処していたが、充分に定常位相誤差を少なくす
ることが困難であつた。そこで位相同期回路を2
個縦続接続する構成が提案されている。しかし、
回路構成が複雑となると共に、2倍の回路要素を
必要とするので高価となる欠点がある。 However, a steady phase error occurs due to changes in the elements of each part over time, temperature changes, etc.. Conventionally, this was dealt with by selecting highly stable elements and configuring the circuit, but it was not possible to sufficiently eliminate the steady phase error. It was difficult to reduce the amount. Therefore, we added two phase-locked circuits.
A configuration has been proposed in which individual devices are connected in cascade. but,
This has the disadvantage that the circuit configuration is complicated and that it is expensive because twice as many circuit elements are required.
本発明は、比較的簡単な構成により定常位相誤
差を減少させることを目的とするものである。以
下実施例について詳細に説明する。 An object of the present invention is to reduce steady-state phase errors with a relatively simple configuration. Examples will be described in detail below.
第3図は本発明の実施例のブロツ線図であり、
第1と同一符号は同一部分を示し、PC2は位相
比較器、INTは積分器、ADDは加算器である。
第1は位相比較器PC1の出力特性は第2図に示
すものであるが、第2の位相比較器PC2は第4
図に示すように、矩形波特性を有するものであ
る。積分器INTは定常位相誤差を補正する為の
ものであり、位相比較器PC2の出力を積分し、
その積分出力を加算器ADDに加えて、ローパス
フイルタLPFの出力に加算して電圧制御発振器
VCOの制御電圧とするものである。 FIG. 3 is a plot diagram of an embodiment of the present invention,
The same symbols as the first one indicate the same parts, PC2 is a phase comparator, INT is an integrator, and ADD is an adder.
The output characteristics of the first phase comparator PC1 are as shown in FIG.
As shown in the figure, it has rectangular wave characteristics. The integrator INT is for correcting the steady phase error, and integrates the output of the phase comparator PC2,
The integrated output is added to the adder ADD and added to the output of the low pass filter LPF to generate a voltage controlled oscillator.
This is used as the control voltage for the VCO.
第5図は、本発明の実施例の更に詳細なブロツ
ク線図であり、FF1,FF2は位相比較器PC1,
PC2を構成するフリツプフロツプ、OPA1〜
OPA3は演算増幅器、R3〜R11は抵抗、C
2〜C4はコンデンサ、INVはインバータ、
NANDはナンド回路であつて、第3図と同一符
号は同一部分を示すものである。 FIG. 5 is a more detailed block diagram of the embodiment of the present invention, where FF1 and FF2 are phase comparators PC1 and FF2.
Flip-flops that make up PC2, OPA1~
OPA3 is an operational amplifier, R3 to R11 are resistors, C
2 to C4 are capacitors, INV is an inverter,
NAND is a NAND circuit, and the same symbols as in FIG. 3 indicate the same parts.
インバータINV、抵抗R3、コンデンサC2
及びナンド回路NANDは、入力端子INに加えら
れる入力信号の立上り時点のパルスを形成する為
のものであり、そのパルスはフリツプフロツプ
FF1のセツト端子Sに加えられ、フリツプフロ
ツプFF1をセツトする。このフリツプフロツプ
FF1の端子はデータ端子Dに接続され、クロ
ツク端子CKに分周器DVの出力信号が加えられ、
Q端子はローパスフイルタLPFに加えられる。 Inverter INV, resistor R3, capacitor C2
The NAND circuit NAND is used to form a pulse at the rising edge of the input signal applied to the input terminal IN, and that pulse is used as a flip-flop.
It is applied to the set terminal S of FF1 to set flip-flop FF1. This flip flop
The terminal of FF1 is connected to the data terminal D, and the output signal of the frequency divider DV is applied to the clock terminal CK.
The Q terminal is applied to a low pass filter LPF.
ローパスフイルタLPFは抵抗R4〜R6、コ
ンデンサC3及び演算増幅器OPA1により構成
され、ローパスフイルタLPFの出力は加算器
ADDに加えられる。又フリツプフロツプFF2の
データ端子Dに分周器DVの出力信号が加えら
れ、クロツク端子CKに入力信号が加えられて、
Q端子の出力信号は積分器INTに加えられる。 The low-pass filter LPF is composed of resistors R4 to R6, a capacitor C3, and an operational amplifier OPA1, and the output of the low-pass filter LPF is connected to an adder.
Added to ADD. Also, the output signal of the frequency divider DV is applied to the data terminal D of the flip-flop FF2, and the input signal is applied to the clock terminal CK.
The output signal of the Q terminal is applied to the integrator INT.
積分器INTは、、抵抗R7,R8、コンデンサ
C4、及び演算増幅器OPA2により構成され、
フリツプフロツプFF2のQ端子が“1”である
と、積分器INTの出力は減少する。又R10は
十分大きな値とすることにより積分出力がPC1
からなるループに与える影響を少なくし、位相比
較器PC1のループによる引込特性には悪影響を
与えないようにしている。 The integrator INT is composed of resistors R7 and R8, a capacitor C4, and an operational amplifier OPA2,
When the Q terminal of flip-flop FF2 is "1", the output of the integrator INT decreases. Also, by setting R10 to a sufficiently large value, the integral output becomes PC1.
The effect on the loop consisting of the phase comparator PC1 is reduced, and the drawing characteristics caused by the loop of the phase comparator PC1 are not adversely affected.
加算器ADDは抵抗R9〜R11及び演算増幅
器OPA3により構成され、ローパスフイルタ
LPFと積分器INTとの出力を加算して電圧制御
発振器VCOの制御電圧とするものである。 The adder ADD is composed of resistors R9 to R11 and an operational amplifier OPA3, and a low-pass filter
The outputs of the LPF and the integrator INT are added to form the control voltage of the voltage controlled oscillator VCO.
第6図は動作説明図であり、同図aを入力信号
とし、同図bを分周器DVの出力信号とすると、
φ1の進み位相であり、ナンド回路NANDの出
力信号は同図cに示すように、入力信号の立上り
時点で発生してフリツプフロツプFF1をセツト
することになる。従つて分周器DVの出力信号が
“1”のとき、データ端子Dには“0”の端子
出力が加えられているので、フリツプフロツプ
FF1はリセツトされる。第6図dはフリツプフ
ロツプFF1のQ端子出力を示すもので、進み位
相差φ1のパルス幅の出力となる。 FIG. 6 is an explanatory diagram of the operation, where a is the input signal and b is the output signal of the frequency divider DV.
This is the leading phase of φ1, and the output signal of the NAND circuit NAND is generated at the rising edge of the input signal to set the flip-flop FF1, as shown in FIG. Therefore, when the output signal of the frequency divider DV is "1", the terminal output of "0" is applied to the data terminal D, so the flip-flop
FF1 is reset. FIG. 6d shows the Q terminal output of the flip-flop FF1, which is an output with a pulse width having a leading phase difference φ1.
又フリツプフロツプFF2は、入力信号の立上
り時点で分周器DVの出力信号が“0”であるか
ら、Q端子出力は第6図eに示すように“0”と
なる。従つて積分器INTの出力は徐々に増加し、
分周器DVの出力信号の位相が遅れるように、電
圧制御発振器VCOが制御される。 Furthermore, since the output signal of the frequency divider DV of the flip-flop FF2 is "0" at the rising edge of the input signal, the Q terminal output becomes "0" as shown in FIG. 6e. Therefore, the output of the integrator INT gradually increases,
The voltage controlled oscillator VCO is controlled so that the phase of the output signal of the frequency divider DV is delayed.
又分周器DVの出力信号が第6図fに示すよう
に入力信号に対してφ2の遅れ位相の場合は、フ
リツプフロツプFF1のQ端子出力は第6図gに
示すように変化し、又フリツプフロツプFF2は、
入力信号の立上り時点で分周器DVの出力信号が
“1”であるから、Q端子出力は第6図hに示す
ように“1”となる。従つて積分器INTの出力
は徐々に減少し、分周器DVの出力信号の位相が
進むように、電圧制御発振器VCOが制御される。 If the output signal of the frequency divider DV is delayed in phase by φ2 with respect to the input signal as shown in FIG. 6f, the Q terminal output of the flip-flop FF1 changes as shown in FIG. FF2 is
Since the output signal of the frequency divider DV is "1" at the rising edge of the input signal, the Q terminal output becomes "1" as shown in FIG. 6h. Therefore, the voltage controlled oscillator VCO is controlled so that the output of the integrator INT gradually decreases and the phase of the output signal of the frequency divider DV advances.
位相比較器PC2は、入力信号に対して分周器
DVの出力信号の位相が遅れか進みかにより
“1”,“0”となるものであり、位相が一致する
と、分周器DVの出力信号の僅かな位相変動に応
じて“1”,“0”が交互に出力され、積分器
INTの出力は一定となつて、電圧制御発振器
VCOは入力信号位相に同期して発振動作を行な
うことになる。 The phase comparator PC2 is a frequency divider for the input signal.
It becomes "1" or "0" depending on whether the phase of the output signal of the DV is delayed or led, and when the phases match, it becomes "1" or "0" depending on the slight phase fluctuation of the output signal of the frequency divider DV. 0” is output alternately, and the integrator
The output of INT remains constant and the voltage controlled oscillator
The VCO performs oscillation operation in synchronization with the input signal phase.
以上説明したように、本発明は、第1の位相比
較器PC1、ローパスフイルタLPF、電圧制御発
振器VCO及び分周器DVからなるループに、第2
の位相比較器PC2と積分器INTからなるループ
を追加したものであり、第2の位相比較器PC2
は位相比較出力特性が矩形波特性を有するもの
で、定常位相誤差が進み位相を示す場合には、第
2の位相比較器PC2の出力が積分器INTで積分
されて、ローパスフイルタLPFの出力に加算さ
れ、電圧制御発振器VCOの出力位相が遅れるよ
うに制御され、反対に定常位相誤差が遅れ位相を
示す場合は、電圧制御発振器VCOの出力位相が
進むように制御されるので、定常位相誤差を著し
く小さくすることができるものとなる。なお入力
信号周波数と出力信号周波数とを等しくする場合
は分周器DVを省略すれば良いことは勿論であ
り、その場合は、第1及び第2の位相比較器PC
1,PC2は、入力信号と電圧制御発振器VCOの
出力信号との位相を比較するものである。 As explained above, the present invention provides a second
A loop consisting of the phase comparator PC2 and the integrator INT is added, and the second phase comparator PC2
The phase comparison output characteristic has a rectangular wave characteristic, and when the steady phase error advances and indicates a phase, the output of the second phase comparator PC2 is integrated by the integrator INT, and the output of the low-pass filter LPF is , the output phase of the voltage controlled oscillator VCO is controlled to be delayed, and conversely, if the steady phase error indicates a delayed phase, the steady phase error is can be made significantly smaller. Of course, if the input signal frequency and the output signal frequency are to be made equal, the frequency divider DV can be omitted, and in that case, the first and second phase comparators PC
1, PC2 compares the phase of the input signal and the output signal of the voltage controlled oscillator VCO.
第1図は従来の位相同期回路のブロツク線図、
第2図は位相比較器PC1の位相比較出力特性曲
線図、第3図は本発明の実施例のブロツク線図、
第4図は第2の位相比較器PC2の位相比較出力
特性曲線図、第5図は本発明の実施例の更に詳細
な実施例のブロツク線図、第6図は第5図の動作
説明図である。
PC1,PC2は第1及び第2の位相比較器、
LPFはローパスフイルタ、INTは積分器、ADD
は加算器、VCOは電圧制御発振器、DVは分周器
である。
Figure 1 is a block diagram of a conventional phase-locked circuit.
FIG. 2 is a phase comparison output characteristic curve diagram of the phase comparator PC1, and FIG. 3 is a block diagram of an embodiment of the present invention.
Fig. 4 is a phase comparison output characteristic curve diagram of the second phase comparator PC2, Fig. 5 is a block diagram of a more detailed embodiment of the present invention, and Fig. 6 is an explanatory diagram of the operation of Fig. 5. It is. PC1 and PC2 are first and second phase comparators,
LPF is a low pass filter, INT is an integrator, ADD
is an adder, VCO is a voltage controlled oscillator, and DV is a frequency divider.
Claims (1)
発振器の出力信号又は分周器により分周された出
力信号とを比較し、比較出力をローパスフイルタ
を介して前記電圧制御発振器の制御電圧とする位
相同期回路に於いて、前記入力信号と前記出力信
号との位相比較を行ない、位相比較出力特性が矩
形波特性の第2の位相比較器と、該第2の位相比
較器の出力を積分する積分器と、該積分器の出力
と前記ローパスフイルタの出力とを加算して前記
電圧制御発振器の制御電圧とする加算器とを設け
たことを特徴とする位相同期回路。1 Compare the input signal with the output signal of the voltage controlled oscillator or the output signal frequency-divided by the frequency divider by the first phase comparator, and use the comparison output as the control voltage of the voltage controlled oscillator via a low-pass filter. In the phase synchronization circuit, the input signal and the output signal are compared in phase, and the output of the second phase comparator is integrated with a second phase comparator whose phase comparison output characteristic is a rectangular wave characteristic. and an adder that adds the output of the integrator and the output of the low-pass filter to obtain a control voltage for the voltage-controlled oscillator.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56206736A JPS58107727A (en) | 1981-12-21 | 1981-12-21 | Phase synchronous circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56206736A JPS58107727A (en) | 1981-12-21 | 1981-12-21 | Phase synchronous circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58107727A JPS58107727A (en) | 1983-06-27 |
JPS6319094B2 true JPS6319094B2 (en) | 1988-04-21 |
Family
ID=16528246
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56206736A Granted JPS58107727A (en) | 1981-12-21 | 1981-12-21 | Phase synchronous circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58107727A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012244467A (en) * | 2011-05-20 | 2012-12-10 | Nippon Dempa Kogyo Co Ltd | Pll circuit |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60113530A (en) * | 1983-11-24 | 1985-06-20 | Fujitsu Ltd | Double loop pll circuit |
FR2682235A1 (en) * | 1991-10-04 | 1993-04-09 | Thomson Csf | METHOD AND APPARATUS FOR CANCELING THE PHASE ERROR ON THE PHASE BETWEEN THE INPUT AND OUTPUT SIGNALS OF A PHASE LOCKED BUCKLE. |
JP3564424B2 (en) * | 2001-05-16 | 2004-09-08 | 日本電気通信システム株式会社 | PLL circuit |
JP5365323B2 (en) * | 2009-04-20 | 2013-12-11 | ソニー株式会社 | Clock data recovery circuit and multiplied clock generation circuit |
JP5738749B2 (en) | 2011-12-15 | 2015-06-24 | ルネサスエレクトロニクス株式会社 | PLL circuit |
-
1981
- 1981-12-21 JP JP56206736A patent/JPS58107727A/en active Granted
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012244467A (en) * | 2011-05-20 | 2012-12-10 | Nippon Dempa Kogyo Co Ltd | Pll circuit |
Also Published As
Publication number | Publication date |
---|---|
JPS58107727A (en) | 1983-06-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0537364A (en) | Phase locked loop | |
JP2825045B2 (en) | Frequency synthesizer | |
JPH0770168B2 (en) | PLL circuit for magnetic disk device | |
JPS63287211A (en) | Digital pll circuit | |
JPS6319094B2 (en) | ||
JPS5935218B2 (en) | PLL circuit | |
USRE34317E (en) | Variable frequency oscillator | |
JPS6093825A (en) | Method and circuit for initializing phase lock loop | |
JPS592209B2 (en) | PLL oscillation circuit | |
JPS59827Y2 (en) | phase synchronized circuit | |
JP2002280897A (en) | Fully digital pll circuit | |
JPS6333739B2 (en) | ||
JPS5938759Y2 (en) | phase locked circuit | |
KR100260446B1 (en) | Digital processing phase locked loop in transmit system | |
JPH0632165B2 (en) | Pitch control device | |
JPS60253320A (en) | Asynchronous detecting device | |
JPH02127818A (en) | Phase locked loop oscillator | |
JPH09200046A (en) | Phase difference control pll circuit | |
JPS6327477Y2 (en) | ||
JPS63139417A (en) | Pulse generating circuit | |
JPS5915218B2 (en) | phase lock loop circuit | |
JPS6354823A (en) | Pll circuit | |
JPS588179B2 (en) | Digital jitter generator | |
JPH02250429A (en) | Phase synchronizing oscillator | |
JPS62149225A (en) | Fsk demodulator |