JPS63128745U - - Google Patents
Info
- Publication number
- JPS63128745U JPS63128745U JP1987020876U JP2087687U JPS63128745U JP S63128745 U JPS63128745 U JP S63128745U JP 1987020876 U JP1987020876 U JP 1987020876U JP 2087687 U JP2087687 U JP 2087687U JP S63128745 U JPS63128745 U JP S63128745U
- Authority
- JP
- Japan
- Prior art keywords
- resin molded
- package
- semiconductor device
- external connection
- pulled out
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000011347 resin Substances 0.000 claims description 6
- 229920005989 resin Polymers 0.000 claims description 6
- 239000004065 semiconductor Substances 0.000 claims description 4
- 238000009413 insulation Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
- H01L2224/48472—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area also being a wedge bond, i.e. wedge-to-wedge
Landscapes
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Lead Frames For Integrated Circuits (AREA)
Description
第1図は本考案実施例による樹脂モールド形半
導体装置の外形図、第2図、第3図はそれぞれ第
1図における樹脂封止前段階の回路組立体の平面
図、および側断面図、第4図は従来における樹脂
モールド形半導体装置の外形図である。各図にお
いて、 1:樹脂モールド形パツケージ、2:外部接続
リード、4:回路部品、6:リードフレーム、L
1,L2:絶縁沿面距離。
導体装置の外形図、第2図、第3図はそれぞれ第
1図における樹脂封止前段階の回路組立体の平面
図、および側断面図、第4図は従来における樹脂
モールド形半導体装置の外形図である。各図にお
いて、 1:樹脂モールド形パツケージ、2:外部接続
リード、4:回路部品、6:リードフレーム、L
1,L2:絶縁沿面距離。
Claims (1)
- リードフレームのチツプ装着部に回路部品を実
装した回路組立体を樹脂モールド形パツケージで
封止し、かつ該パツケージより側方へリードフレ
ームの各外部接続リードを引出して成る樹脂モー
ルド形半導体装置において、前記外部接続リード
を千鳥形に配列してパツケージより引出したこと
を特徴とする樹脂モールド形半導体装置。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987020876U JPS63128745U (ja) | 1987-02-16 | 1987-02-16 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987020876U JPS63128745U (ja) | 1987-02-16 | 1987-02-16 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS63128745U true JPS63128745U (ja) | 1988-08-23 |
Family
ID=30816793
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1987020876U Pending JPS63128745U (ja) | 1987-02-16 | 1987-02-16 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS63128745U (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2020039466A1 (ja) * | 2018-08-20 | 2020-02-27 | 三菱電機株式会社 | 半導体モジュール |
-
1987
- 1987-02-16 JP JP1987020876U patent/JPS63128745U/ja active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2020039466A1 (ja) * | 2018-08-20 | 2020-02-27 | 三菱電機株式会社 | 半導体モジュール |
JPWO2020039466A1 (ja) * | 2018-08-20 | 2021-06-03 | 三菱電機株式会社 | 半導体モジュール |
US11621216B2 (en) | 2018-08-20 | 2023-04-04 | Mitsubishi Electric Corporation | Semiconductor module |