JPS60246457A - メモリアクセス制御回路 - Google Patents

メモリアクセス制御回路

Info

Publication number
JPS60246457A
JPS60246457A JP59101991A JP10199184A JPS60246457A JP S60246457 A JPS60246457 A JP S60246457A JP 59101991 A JP59101991 A JP 59101991A JP 10199184 A JP10199184 A JP 10199184A JP S60246457 A JPS60246457 A JP S60246457A
Authority
JP
Japan
Prior art keywords
channel
access
data
msu
chb
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP59101991A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0347542B2 (enrdf_load_stackoverflow
Inventor
Takashi Chiba
隆 千葉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP59101991A priority Critical patent/JPS60246457A/ja
Publication of JPS60246457A publication Critical patent/JPS60246457A/ja
Publication of JPH0347542B2 publication Critical patent/JPH0347542B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/122Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
JP59101991A 1984-05-21 1984-05-21 メモリアクセス制御回路 Granted JPS60246457A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP59101991A JPS60246457A (ja) 1984-05-21 1984-05-21 メモリアクセス制御回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP59101991A JPS60246457A (ja) 1984-05-21 1984-05-21 メモリアクセス制御回路

Publications (2)

Publication Number Publication Date
JPS60246457A true JPS60246457A (ja) 1985-12-06
JPH0347542B2 JPH0347542B2 (enrdf_load_stackoverflow) 1991-07-19

Family

ID=14315297

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59101991A Granted JPS60246457A (ja) 1984-05-21 1984-05-21 メモリアクセス制御回路

Country Status (1)

Country Link
JP (1) JPS60246457A (enrdf_load_stackoverflow)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS54128635A (en) * 1978-03-30 1979-10-05 Toshiba Corp Control system for cash memory
JPS563485A (en) * 1979-06-20 1981-01-14 Nec Corp Buffer memory device
JPS57205885A (en) * 1981-06-15 1982-12-17 Fujitsu Ltd Channel buffer controlling system

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS54128635A (en) * 1978-03-30 1979-10-05 Toshiba Corp Control system for cash memory
JPS563485A (en) * 1979-06-20 1981-01-14 Nec Corp Buffer memory device
JPS57205885A (en) * 1981-06-15 1982-12-17 Fujitsu Ltd Channel buffer controlling system

Also Published As

Publication number Publication date
JPH0347542B2 (enrdf_load_stackoverflow) 1991-07-19

Similar Documents

Publication Publication Date Title
US7620789B2 (en) Out of order DRAM sequencer
KR960035270A (ko) 순서에 따르지 않고 판독 및 기입 명령을 실행하는 메모리 제어기
JPS6297036A (ja) 計算機システム
US5293622A (en) Computer system with input/output cache
JPH01290050A (ja) バッファ記憶装置
JPS60124754A (ja) バッファ記憶制御装置
JPH0282330A (ja) ムーブアウト・システム
JPS60246457A (ja) メモリアクセス制御回路
US7660908B2 (en) Implementing virtual packet storage via packet work area
JPS6398749A (ja) デ−タ処理装置
JP3161422B2 (ja) マイクロコンピュータ
JPH03225452A (ja) ビットエンコードデータ処理システム及びデータワードにおいてダグビットをそう入/抽出する処理方法
JPH1055308A (ja) キャッシュメモリ
JPS63240651A (ja) キヤツシユメモリ
EP0400851A2 (en) Efficient cache utilizing a store buffer
JPH04156637A (ja) キャッシュメモリ制御方式
JPH03271859A (ja) 情報処理装置
JPS59231665A (ja) デイスク制御装置
JPH1124995A (ja) アドレス変換用tlbアクセス制御方式
JPS635432A (ja) マイクロプロセツサ
JPH01290052A (ja) キャッシュメモリ
JPS61246850A (ja) バツフア記憶制御方式
JPS6055454A (ja) デ−タ転送制御方式
JPS6243746A (ja) タグ付デ−タ制御方式
JPS6091474A (ja) 複数処理装置の排他制御方式