JPS60160649A - Fetインバ−タ回路 - Google Patents
Fetインバ−タ回路Info
- Publication number
- JPS60160649A JPS60160649A JP59015648A JP1564884A JPS60160649A JP S60160649 A JPS60160649 A JP S60160649A JP 59015648 A JP59015648 A JP 59015648A JP 1564884 A JP1564884 A JP 1564884A JP S60160649 A JPS60160649 A JP S60160649A
- Authority
- JP
- Japan
- Prior art keywords
- fet
- gate width
- inverter circuit
- tpd
- ratio
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/01—Modifications for accelerating switching
- H03K19/017—Modifications for accelerating switching in field-effect transistor circuits
- H03K19/01707—Modifications for accelerating switching in field-effect transistor circuits in asynchronous circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/0952—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors using Schottky type FET MESFET
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Logic Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59015648A JPS60160649A (ja) | 1984-01-31 | 1984-01-31 | Fetインバ−タ回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP59015648A JPS60160649A (ja) | 1984-01-31 | 1984-01-31 | Fetインバ−タ回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60160649A true JPS60160649A (ja) | 1985-08-22 |
| JPH021378B2 JPH021378B2 (en, 2012) | 1990-01-11 |
Family
ID=11894535
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP59015648A Granted JPS60160649A (ja) | 1984-01-31 | 1984-01-31 | Fetインバ−タ回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS60160649A (en, 2012) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH03119179U (en, 2012) * | 1990-03-22 | 1991-12-09 |
-
1984
- 1984-01-31 JP JP59015648A patent/JPS60160649A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPH021378B2 (en, 2012) | 1990-01-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR940005506B1 (ko) | 플립플롭회로 | |
| US5140179A (en) | Master-slave type flip-flop circuit | |
| US6175248B1 (en) | Pulse width distortion correction logic level converter | |
| JPS61276197A (ja) | Cmosアドレス遷移検出器および回路 | |
| JPS60160649A (ja) | Fetインバ−タ回路 | |
| JPS5975721A (ja) | 信号入力回路およびその制御方法 | |
| US20060176096A1 (en) | Power supply insensitive delay element | |
| JPS60116224A (ja) | 半導体集積回路装置 | |
| JPH08172348A (ja) | 出力バッファ回路 | |
| JPH0247638Y2 (en, 2012) | ||
| JPS58210716A (ja) | シユミツトトリガ−回路 | |
| JPS61125224A (ja) | 半導体回路装置 | |
| JPH04154207A (ja) | シュミットトリガー回路 | |
| Hayashi et al. | Small access time scattering GaAs SRAM technology using bootstrap circuits | |
| US7173475B1 (en) | Signal transmission amplifier circuit | |
| JPS6022825A (ja) | 高速半導体装置 | |
| KR900008101B1 (ko) | 트라이 스테이트 인버터를 이용한 플립플롭 | |
| JPH02257317A (ja) | 電流源回路 | |
| JPS6083419A (ja) | 出力バツフア回路 | |
| JPH0234019A (ja) | トグル型フリップフロップ回路 | |
| SU1465940A1 (ru) | Триггер на МДП-транзисторах | |
| Martin et al. | Current-mode differential logic circuits for low power digital systems | |
| JPS6153814A (ja) | ラツチ回路 | |
| JPS62276924A (ja) | 論理集積回路 | |
| Zhu et al. | Analysis and experimental results of a CVTL buffer design |