JPH0213731U - - Google Patents
Info
- Publication number
- JPH0213731U JPH0213731U JP1988091565U JP9156588U JPH0213731U JP H0213731 U JPH0213731 U JP H0213731U JP 1988091565 U JP1988091565 U JP 1988091565U JP 9156588 U JP9156588 U JP 9156588U JP H0213731 U JPH0213731 U JP H0213731U
- Authority
- JP
- Japan
- Prior art keywords
- conductive pattern
- integrated circuit
- thin metal
- electronic components
- metal wires
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000002184 metal Substances 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims description 2
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
Landscapes
- Wire Bonding (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988091565U JPH0213731U (US06623731-20030923-C00052.png) | 1988-07-11 | 1988-07-11 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1988091565U JPH0213731U (US06623731-20030923-C00052.png) | 1988-07-11 | 1988-07-11 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH0213731U true JPH0213731U (US06623731-20030923-C00052.png) | 1990-01-29 |
Family
ID=31316037
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1988091565U Pending JPH0213731U (US06623731-20030923-C00052.png) | 1988-07-11 | 1988-07-11 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0213731U (US06623731-20030923-C00052.png) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013070260A (ja) * | 2011-09-22 | 2013-04-18 | Nippon Dempa Kogyo Co Ltd | 弾性表面波素子及びその製造方法 |
-
1988
- 1988-07-11 JP JP1988091565U patent/JPH0213731U/ja active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2013070260A (ja) * | 2011-09-22 | 2013-04-18 | Nippon Dempa Kogyo Co Ltd | 弾性表面波素子及びその製造方法 |