JPH01501346A - デ−タ処理システムの主記憶装置において分散制御を提供する装置と方法 - Google Patents
デ−タ処理システムの主記憶装置において分散制御を提供する装置と方法Info
- Publication number
- JPH01501346A JPH01501346A JP62501044A JP50104487A JPH01501346A JP H01501346 A JPH01501346 A JP H01501346A JP 62501044 A JP62501044 A JP 62501044A JP 50104487 A JP50104487 A JP 50104487A JP H01501346 A JPH01501346 A JP H01501346A
- Authority
- JP
- Japan
- Prior art keywords
- storage
- array
- data processing
- bus
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/161—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
- G06F13/1615—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement using a concurrent pipeline structrure
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
- Multi Processors (AREA)
- Dram (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US82368786A | 1986-01-29 | 1986-01-29 | |
| US823,687 | 1986-01-29 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH01501346A true JPH01501346A (ja) | 1989-05-11 |
Family
ID=25239418
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP62501044A Pending JPH01501346A (ja) | 1986-01-29 | 1987-01-29 | デ−タ処理システムの主記憶装置において分散制御を提供する装置と方法 |
Country Status (12)
| Country | Link |
|---|---|
| EP (1) | EP0288479B1 (en, 2012) |
| JP (1) | JPH01501346A (en, 2012) |
| KR (1) | KR910005379B1 (en, 2012) |
| CN (1) | CN1007186B (en, 2012) |
| AU (1) | AU6931087A (en, 2012) |
| CA (1) | CA1286412C (en, 2012) |
| DE (1) | DE3785191D1 (en, 2012) |
| ES (1) | ES2004078A6 (en, 2012) |
| IL (1) | IL81427A (en, 2012) |
| IN (1) | IN170464B (en, 2012) |
| MX (1) | MX168581B (en, 2012) |
| WO (1) | WO1987004825A1 (en, 2012) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CA1324679C (en) * | 1989-02-03 | 1993-11-23 | Michael A. Gagliardo | Method and means for interfacing a system control unit for a multi-processor system with the system main memory |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS57120164A (en) * | 1980-10-31 | 1982-07-27 | Honeywell Inf Systems | Memory controller having queuing apparatus interleft |
| JPS58215777A (ja) * | 1982-06-07 | 1983-12-15 | Hitachi Ltd | 記憶制御方式 |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3343140A (en) * | 1964-10-27 | 1967-09-19 | Hughes Aircraft Co | Banked memory system |
| DE2537787A1 (de) * | 1975-08-25 | 1977-03-03 | Computer Ges Konstanz | Modularer arbeitsspeicher fuer eine datenverarbeitungsanlage und verfahren zum durchfuehren von speicherzugriffen an diesem speicher |
| US4245303A (en) * | 1978-10-25 | 1981-01-13 | Digital Equipment Corporation | Memory for data processing system with command and data buffering |
-
1987
- 1987-01-28 ES ES878700205A patent/ES2004078A6/es not_active Expired
- 1987-01-28 CA CA000528360A patent/CA1286412C/en not_active Expired - Fee Related
- 1987-01-29 JP JP62501044A patent/JPH01501346A/ja active Pending
- 1987-01-29 KR KR1019870700883A patent/KR910005379B1/ko not_active Expired
- 1987-01-29 MX MX005085A patent/MX168581B/es unknown
- 1987-01-29 AU AU69310/87A patent/AU6931087A/en not_active Abandoned
- 1987-01-29 DE DE8787901242T patent/DE3785191D1/de not_active Expired - Lifetime
- 1987-01-29 WO PCT/US1987/000185 patent/WO1987004825A1/en active IP Right Grant
- 1987-01-29 IL IL81427A patent/IL81427A/xx not_active IP Right Cessation
- 1987-01-29 EP EP87901242A patent/EP0288479B1/en not_active Expired - Lifetime
- 1987-01-29 CN CN87102176A patent/CN1007186B/zh not_active Expired
- 1987-02-13 IN IN121/DEL/87A patent/IN170464B/en unknown
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS57120164A (en) * | 1980-10-31 | 1982-07-27 | Honeywell Inf Systems | Memory controller having queuing apparatus interleft |
| JPS58215777A (ja) * | 1982-06-07 | 1983-12-15 | Hitachi Ltd | 記憶制御方式 |
Also Published As
| Publication number | Publication date |
|---|---|
| WO1987004825A1 (en) | 1987-08-13 |
| CN1007186B (zh) | 1990-03-14 |
| IL81427A (en) | 1991-06-10 |
| AU6931087A (en) | 1987-08-25 |
| KR910005379B1 (ko) | 1991-07-29 |
| ES2004078A6 (es) | 1988-12-01 |
| CA1286412C (en) | 1991-07-16 |
| CN87102176A (zh) | 1987-09-02 |
| MX168581B (es) | 1993-06-01 |
| KR880700973A (ko) | 1988-04-13 |
| EP0288479B1 (en) | 1993-03-31 |
| IL81427A0 (en) | 1987-08-31 |
| EP0288479A1 (en) | 1988-11-02 |
| DE3785191D1 (de) | 1993-05-06 |
| IN170464B (en, 2012) | 1992-03-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH05502313A (ja) | データ記憶システム | |
| US5235687A (en) | Method for replacing memory modules in a data processing system, and data processing system for performing the method | |
| JPS63275241A (ja) | 制御リンク | |
| JPH03189843A (ja) | データ処理システムおよび方法 | |
| JPH04302041A (ja) | メモリーのアドレス指定デバイス | |
| US5168558A (en) | Apparatus and method for providing distributed control in a main memory unit of a data processing system | |
| JPH01501346A (ja) | デ−タ処理システムの主記憶装置において分散制御を提供する装置と方法 | |
| US4954946A (en) | Apparatus and method for providing distribution control in a main memory unit of a data processing system | |
| JPH03226852A (ja) | データ処理装置 | |
| EP0067519B1 (en) | Telecommunications system | |
| CA1235232A (en) | Anti-mutilation circuit for protecting dynamic memory | |
| JPH11184761A (ja) | リードモディファイライト制御システム | |
| JPS583246B2 (ja) | デ−タ処理システム | |
| JP3134364B2 (ja) | 情報処理システム | |
| US6567903B1 (en) | Data storage system having master/slave addressable memories | |
| JPS61248141A (ja) | Fifo自己診断装置 | |
| JP2859746B2 (ja) | カード識別番号分配装置 | |
| JPH07319840A (ja) | マルチcpu装置 | |
| JP2754692B2 (ja) | データ処理装置 | |
| JPH01501347A (ja) | デ−タ処理システムのシステムバスの利用を増大させる装置及び方法 | |
| SU1476434A1 (ru) | Устройство дл программного управлени технологическим оборудованием | |
| JP2785604B2 (ja) | 情報処理装置 | |
| JPH03219354A (ja) | Dma機能診断装置 | |
| JPH03245219A (ja) | 電子ディスクサブシステム | |
| JPS6055851B2 (ja) | アドレスパリティチェック方式 |