JP2001144213A - Method for manufacturing semiconductor device and semiconductor device - Google Patents

Method for manufacturing semiconductor device and semiconductor device

Info

Publication number
JP2001144213A
JP2001144213A JP32515999A JP32515999A JP2001144213A JP 2001144213 A JP2001144213 A JP 2001144213A JP 32515999 A JP32515999 A JP 32515999A JP 32515999 A JP32515999 A JP 32515999A JP 2001144213 A JP2001144213 A JP 2001144213A
Authority
JP
Japan
Prior art keywords
semiconductor
semiconductor device
forming
chip
insulating film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP32515999A
Other languages
Japanese (ja)
Other versions
JP2001144213A5 (en
Inventor
Yuji Hara
雄次 原
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hitachi Ltd
Hitachi Solutions Technology Ltd
Original Assignee
Hitachi Ltd
Hitachi ULSI Systems Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hitachi Ltd, Hitachi ULSI Systems Co Ltd filed Critical Hitachi Ltd
Priority to JP32515999A priority Critical patent/JP2001144213A/en
Publication of JP2001144213A publication Critical patent/JP2001144213A/en
Publication of JP2001144213A5 publication Critical patent/JP2001144213A5/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Abstract

PROBLEM TO BE SOLVED: To enhance reliability of electrical connection between a semiconductor device and a resin printed board by relaxing strain between them. SOLUTION: Major surface of a semiconductor substrate 1 is coated with sealing resin 11 including the interior of grooves 10 and solder bumps 12 are formed on the upper surface of metal posts 8. Subsequently, the semiconductor substrate 1 and the sealing resin 11 are diced along dividing regions 9 to produce individual semiconductor devices where the major surface and the side faces of the semiconductor substrate 1 are covered with the sealing resin 11. According to the method, difference in the coefficient of thermal expansion can be reduced between the semiconductor device and the resin printed board.

Description

【発明の詳細な説明】DETAILED DESCRIPTION OF THE INVENTION

【0001】[0001]

【発明の属する技術分野】本発明は、半導体装置の製造
方法および半導体装置技術に関し、特に、半導体装置の
パッケージング技術に適用して有効な技術に関するもの
である。
The present invention relates to a semiconductor device manufacturing method and a semiconductor device technology, and more particularly to a technology effective when applied to a semiconductor device packaging technology.

【0002】[0002]

【従来の技術】電子機器の小型・軽量化に伴い、半導体
装置のパッケージについても薄型化や小型・軽量化が求
められている。CSP(Chip Size Package )は、半導
体チップのサイズと同等またはわずかに大きいパッケー
ジの総称であり、小型・軽量化を実現できる上、内部の
配線長を短くすることができるので、信号遅延や雑音等
を低減できるパッケージ構造として実用化されている。
CSPの製造方法は、種々あるが、半導体ウエハから半
導体チップを切り出した後、その半導体チップを、半導
体チップと同等またはわずかに大きな配線基板上に搭載
し、その状態で樹脂封止するのが一般的である。
2. Description of the Related Art As electronic devices become smaller and lighter, semiconductor device packages are also required to be thinner and smaller and lighter. CSP (Chip Size Package) is a general term for packages that are equal to or slightly larger than the size of a semiconductor chip. The CSP can be reduced in size and weight, and can reduce the internal wiring length. It has been put to practical use as a package structure that can reduce the amount of light.
There are various methods for manufacturing a CSP, but it is common to cut a semiconductor chip from a semiconductor wafer, mount the semiconductor chip on a wiring board equivalent to or slightly larger than the semiconductor chip, and seal the resin in that state. It is a target.

【0003】一方、このようなCSPの他の製造技術と
して、ウエハプロセスパッケージ(Wafer Process Pack
age ;以下、WPPと略す)技術がある。この技術は、
ウエハプロセスを経て半導体ウエハに形成された複数の
半導体チップを、半導体ウエハの状態のまま一括して樹
脂封止した後、その半導体ウエハから個々の半導体装置
を切り出す技術である。この技術においては、製造工程
を簡略化でき、製造コストを低減でき、さらに、CSP
を大幅に小型化することができるという優れた特徴があ
る。
On the other hand, as another manufacturing technique of such a CSP, there is a wafer process package (Wafer Process Pack).
age; hereinafter abbreviated as WPP) technology. This technology is
This is a technique in which a plurality of semiconductor chips formed on a semiconductor wafer through a wafer process are collectively sealed with a resin in a state of a semiconductor wafer, and then individual semiconductor devices are cut out from the semiconductor wafer. In this technology, the manufacturing process can be simplified, the manufacturing cost can be reduced, and the CSP
Has an excellent feature that it can be significantly reduced in size.

【0004】なお、この種の技術については、例えば日
経BP社、1999年2月1日発行、「日経マイクロデ
バイス1999年2月号」p56に記載があり、ウエハ
プロセスにおいてパッケージの組立を行うCSPの製造
技術が開示されており、半導体ウエハから個々の半導体
装置が切り出された状態では、その断面は半導体チップ
の主面上に封止用樹脂が重なった構造になっている。
[0004] This type of technology is described, for example, in Nikkei BP, February 1, 1999, "Nikkei Microdevice February 1999", p. 56, and a CSP for assembling a package in a wafer process. In a state in which individual semiconductor devices are cut out from a semiconductor wafer, the cross section has a structure in which a sealing resin is overlapped on a main surface of a semiconductor chip.

【0005】[0005]

【発明が解決しようとする課題】しかし、このWPPに
おいては、半導体ウエハの複数の半導体チップを一括し
て樹脂封止した後、その半導体ウエハから個々の半導体
チップを切り出すので、半導体チップの側面および裏面
は樹脂封止されない。このため、半導体装置の耐湿性や
遮光性等のようなパッケージ特性の向上が阻害される課
題がある。また、半導体チップの主面上に封止用樹脂が
重なっているだけの構造のため、前記半導体チップと前
記封止用樹脂との接着性が悪くなり、前記半導体チップ
の湾曲などにより剥離する場合があり、前記半導体チッ
プの外部への半田接続部の破壊が発生したり、樹脂封止
の信頼性が低下したりする。
However, in this WPP, after a plurality of semiconductor chips on a semiconductor wafer are collectively resin-sealed, individual semiconductor chips are cut out from the semiconductor wafer. The back surface is not resin-sealed. For this reason, there is a problem that improvement in package characteristics such as moisture resistance and light shielding properties of the semiconductor device is hindered. In addition, since the sealing resin only overlaps the main surface of the semiconductor chip, the adhesiveness between the semiconductor chip and the sealing resin is deteriorated, and the semiconductor chip is peeled off due to bending of the semiconductor chip. In this case, the solder connection to the outside of the semiconductor chip may be broken, or the reliability of resin sealing may be reduced.

【0006】さらに、このWPPにおいては、半導体チ
ップに比べて封止用樹脂の膜厚が薄いため、半導体装置
の機械的性質は半導体チップに依存することになる。そ
のため、前記半導体装置の外部のガラスエポキシ等の樹
脂製の基板と前記半導体装置との熱膨張係数の差に起因
する歪みが緩和できないため、前記半導体装置の外部接
続部の半田の機械的信頼度が低下する。
Further, in WPP, the mechanical properties of the semiconductor device depend on the semiconductor chip because the thickness of the sealing resin is smaller than that of the semiconductor chip. Therefore, since the distortion due to the difference in the coefficient of thermal expansion between the semiconductor device and the resin substrate outside the semiconductor device made of glass epoxy or the like cannot be reduced, the mechanical reliability of the solder of the external connection portion of the semiconductor device cannot be reduced. Decrease.

【0007】本発明の目的は、半導体装置のパッケージ
の耐湿信頼性および外部への接続用ポストの補強効果を
向上させることができる技術を提供することにある。
An object of the present invention is to provide a technique capable of improving the moisture resistance reliability of a package of a semiconductor device and the effect of reinforcing a connecting post to the outside.

【0008】また、本発明の他の目的は、前記半導体装
置と外部基板との電気的接続性を向上させる技術を提供
することにある。
It is another object of the present invention to provide a technique for improving the electrical connectivity between the semiconductor device and an external substrate.

【0009】本発明の前記ならびにその他の目的と新規
な特徴は、本明細書の記述および添付図面から明らかに
なるであろう。
The above and other objects and novel features of the present invention will become apparent from the description of the present specification and the accompanying drawings.

【0010】[0010]

【課題を解決するための手段】本願において開示される
発明のうち、代表的なものの概要を簡単に説明すれば、
次のとおりである。
SUMMARY OF THE INVENTION Among the inventions disclosed in the present application, the outline of a representative one will be briefly described.
It is as follows.

【0011】(1)本発明の半導体装置は、ウエハプロ
セスを経て半導体ウエハに形成された複数の半導体チッ
プを、半導体ウエハの状態のまま一括して樹脂封止した
後、その半導体ウエハから切り出された半導体装置であ
って、半導体基板の側面の一部または全面を封止用樹脂
で被覆したものである。
(1) In the semiconductor device of the present invention, a plurality of semiconductor chips formed on a semiconductor wafer through a wafer process are collectively sealed with a resin in a state of a semiconductor wafer, and then cut out from the semiconductor wafer. A semiconductor device in which a part or the whole of a side surface of a semiconductor substrate is covered with a sealing resin.

【0012】(2)本発明の半導体装置は、半導体基板
の主面に半導体素子が形成され、その主面および前記半
導体基板の側面を封止用樹脂で被覆し、裏面は半導体基
板が露出したものである。
(2) In the semiconductor device of the present invention, a semiconductor element is formed on a main surface of a semiconductor substrate, the main surface and side surfaces of the semiconductor substrate are covered with a sealing resin, and the semiconductor substrate is exposed on a back surface. Things.

【0013】(3)本発明の半導体装置は、半導体基板
の主面および前記半導体基板の側面を封止用樹脂で被覆
した後、前記半導体基板の裏面を研磨し、前記半導体基
板の側面の全面を樹脂封止した形状となるものである。
(3) In the semiconductor device according to the present invention, after the main surface of the semiconductor substrate and the side surface of the semiconductor substrate are covered with a sealing resin, the back surface of the semiconductor substrate is polished, and the entire surface of the side surface of the semiconductor substrate is polished. In a resin-sealed shape.

【0014】(4)本発明の半導体装置の製造方法は、
以下の工程を含んでいる。
(4) The method of manufacturing a semiconductor device according to the present invention comprises:
It includes the following steps.

【0015】(a)分割領域によって区画された複数の
チップ形成領域を有する半導体ウエハであって、前記複
数のチップ形成領域の各々が複数の半導体素子と複数の
ボンディングパッドとを有する半導体ウエハを準備する
工程、(b)前記チップ形成領域の各々の複数のボンデ
ィングパッドに電気的に接続された導体部を形成する工
程、(c)前記分割領域に溝部を形成する工程、(d)
前記溝部内を含む前記半導体ウェハの主面上に封止用絶
縁膜を形成する工程、(e)前記半導体ウエハを前記溝
部に沿って切断することにより、前記導体部が形成さ
れ、前記封止用絶縁膜の一部が側面に形成された複数の
半導体チップを形成する工程。
(A) A semiconductor wafer having a plurality of chip forming regions partitioned by divided regions, wherein each of the plurality of chip forming regions has a plurality of semiconductor elements and a plurality of bonding pads is prepared. (B) forming a conductor electrically connected to each of the plurality of bonding pads in the chip forming region; (c) forming a groove in the divided region; and (d).
Forming a sealing insulating film on the main surface of the semiconductor wafer including the inside of the groove, and (e) cutting the semiconductor wafer along the groove to form the conductor, Forming a plurality of semiconductor chips in which a part of the insulating film is formed on a side surface.

【0016】(5)本発明の半導体装置の製造方法は、
以下の工程を含んでいる。
(5) The method of manufacturing a semiconductor device according to the present invention
It includes the following steps.

【0017】(a)分割領域によって区画された複数の
チップ形成領域を有する半導体ウエハであって、前記複
数のチップ形成領域の各々が複数の半導体素子と複数の
ボンディングパッドとを有する半導体ウエハを準備する
工程、(b)前記チップ形成領域の各々の複数のボンデ
ィングパッドに電気的に接続された導体部を形成する工
程、(c)前記分割領域に溝部を形成する工程、(d)
前記溝部内を含む前記半導体ウェハの主面上に封止用絶
縁膜を形成する工程、(e)前記半導体ウエハの裏面を
研磨し、前記溝部内に形成した封止用絶縁膜を前記溝部
の底面から前記半導体ウェハの裏面に露出させる工程、
(f)前記半導体ウエハを前記溝部に沿って切断するこ
とにより、前記導体部が形成され、前記封止用絶縁膜の
一部が側面に形成された複数の半導体チップを形成する
工程。
(A) A semiconductor wafer having a plurality of chip forming regions partitioned by divided regions, wherein each of the plurality of chip forming regions has a plurality of semiconductor elements and a plurality of bonding pads is prepared. (B) forming a conductor electrically connected to each of the plurality of bonding pads in the chip forming region; (c) forming a groove in the divided region; and (d).
Forming a sealing insulating film on the main surface of the semiconductor wafer including the inside of the groove, and (e) polishing the back surface of the semiconductor wafer to form the sealing insulating film formed in the groove on the semiconductor wafer. Exposing the back surface of the semiconductor wafer from the bottom surface,
(F) forming a plurality of semiconductor chips in which the conductor portion is formed by cutting the semiconductor wafer along the groove, and a part of the sealing insulating film is formed on a side surface;

【0018】上記(4)、(5)の工程によれば、封止
用樹脂が半導体基板の主面および側面を覆うため、封止
用樹脂と半導体基板の接着力が強くなる。そのため、封
止用樹脂と半導体基板の剥離が防止でき、たとえば半導
体基板の耐湿信頼性の向上、および外部との接続用のポ
ストの補強ができる。
According to the above steps (4) and (5), the sealing resin covers the main surface and the side surfaces of the semiconductor substrate, so that the adhesive strength between the sealing resin and the semiconductor substrate is increased. Therefore, peeling of the sealing resin and the semiconductor substrate can be prevented, and for example, the moisture resistance reliability of the semiconductor substrate can be improved, and the post for connection to the outside can be reinforced.

【0019】さらに、前記外部との接続用のポストは、
半導体基板との接着がよい封止用樹脂で保持されてお
り、半導体装置の機械的性質は前記封止用樹脂に近いた
め、前記半導体装置と前記半導体装置が実装される樹脂
プリント基板との間に熱膨張係数の差による歪みを緩和
し、電気的接続の信頼性が向上できる。
Further, the post for connection to the outside is
The semiconductor device is held by a sealing resin having good adhesion to the semiconductor substrate, and the mechanical properties of the semiconductor device are close to those of the sealing resin. Therefore, the semiconductor device and the resin printed board on which the semiconductor device is mounted are mounted. In addition, distortion due to the difference in thermal expansion coefficient can be reduced, and the reliability of electrical connection can be improved.

【0020】また、(5)の工程によれば、半導体基板
の側面が完全に封止用樹脂で覆われ、補強されているの
で、半導体装置の機械的強度が強くなる。そのため、前
記半導体基板を切断して、個々の半導体チップに分割す
る前の、半導体ウェハの状態で、半田バンプを形成する
ことが可能となり、薄型ウェハ・レベルのCSPの生産
効率を向上することができる。
Further, according to the step (5), since the side surfaces of the semiconductor substrate are completely covered with the sealing resin and reinforced, the mechanical strength of the semiconductor device is increased. Therefore, it is possible to form the solder bumps in the state of the semiconductor wafer before cutting the semiconductor substrate and dividing the semiconductor substrate into individual semiconductor chips, thereby improving the production efficiency of the thin wafer level CSP. it can.

【0021】[0021]

【発明の実施の形態】以下、本発明の実施の形態を図面
に基づいて詳細に説明する。なお、実施の形態を説明す
るための全図において、同一の機能を有する部材には同
一の符号を付し、その繰り返しの説明は省略する。
Embodiments of the present invention will be described below in detail with reference to the drawings. In all the drawings for describing the embodiments, members having the same functions are denoted by the same reference numerals, and the repeated description thereof will be omitted.

【0022】(実施の形態1)本実施の形態1において
は、本発明を、たとえば携帯電話、携帯型パーソナルコ
ンピュータまたは携帯型の情報処理装置等のような小型
・携帯型の電子装置が有するDRAM(Dynamic Random
Access Memory)、SRAM(Static RandomAccess Me
mory )、またはマイクロコンピュータに用いるCSP
型の半導体装置の製造方法に適用した場合について説明
する。
(Embodiment 1) In Embodiment 1, the present invention is applied to a DRAM included in a small and portable electronic device such as a portable telephone, a portable personal computer, or a portable information processing device. (Dynamic Random
Access Memory), SRAM (Static Random Access Me)
mory) or CSP used for microcomputer
A case where the present invention is applied to a method of manufacturing a semiconductor device of a die type will be described.

【0023】図1(a)は、本実施の形態1により製造
される半導体装置の一例を示した断面図であり、(b)
はその半導体装置の一部破断斜視図である。
FIG. 1A is a cross-sectional view showing an example of a semiconductor device manufactured according to the first embodiment, and FIG.
FIG. 2 is a partially cutaway perspective view of the semiconductor device.

【0024】半導体基板1は、たとえばシリコン単結晶
からなり、その主面上に、たとえばMISFET(Meta
l Insulator Semiconductor Field Effect Transistor
)等のような複数の半導体素子および複数の配線層2
が形成された半導体ウェハを、分割領域にて切断するこ
とで形成した半導体チップである。
Semiconductor substrate 1 is made of, for example, silicon single crystal and has, for example, a MISFET (Meta
l Insulator Semiconductor Field Effect Transistor
) Etc. and a plurality of wiring layers 2
Is a semiconductor chip formed by cutting the semiconductor wafer on which is formed in the divided region.

【0025】配線層2は、たとえばアルミニウム、アル
ミニウム−銅合金またはアルミニウム−シリコン−銅合
金等からなる。この配線層2は、絶縁膜3で保護されて
いる。
The wiring layer 2 is made of, for example, aluminum, aluminum-copper alloy or aluminum-silicon-copper alloy. This wiring layer 2 is protected by the insulating film 3.

【0026】絶縁膜3は、たとえばポリイミドなどの有
機膜、窒化シリコン膜、または酸化シリコン膜からな
る。前記絶縁膜3には、開口部4が形成されており、こ
の開口部4を通じて、配線層2と絶縁膜3の上面に形成
された配線層5とは互いに電気的に接続されている。配
線層5は、たとえば銅または銅合金等からなる。
The insulating film 3 is made of, for example, an organic film such as polyimide, a silicon nitride film, or a silicon oxide film. An opening 4 is formed in the insulating film 3, and the wiring layer 2 and the wiring layer 5 formed on the upper surface of the insulating film 3 are electrically connected to each other through the opening 4. The wiring layer 5 is made of, for example, copper or a copper alloy.

【0027】配線層5は、ボンディングパッドの再配置
用の配線であり、外部との接続端子位置をメタルポスト
8にするために用いられる。この配線層5の表面は、た
とえばポリイミドなどの有機膜からなる表面保護膜6に
よって被覆されている。この場合、たとえばα線の阻止
能力を向上させることが可能となる。
The wiring layer 5 is a wiring for rearranging the bonding pad, and is used for setting the position of the connection terminal with the outside to the metal post 8. The surface of the wiring layer 5 is covered with a surface protection film 6 made of an organic film such as polyimide. In this case, for example, it is possible to improve the ability to block α rays.

【0028】表面保護膜6の一部には、配線層5の一部
が露出すような開口部7が形成され、この開口部7から
露出する配線部分がボンディングパッドを形成する。こ
のボンディングパッドは、前記半導体チップに形成され
た前記半導体素子や回路等の電極を外部に引き出す電極
である。また、このボンディングパッドには、メタルポ
スト8を介して半田バンプ12が電気的に接続されてい
る。メタルポスト8は、たとえば銅からなる。半田バン
プ12は、たとえば金または鉛−錫合金半田からなる。
An opening 7 is formed in a part of the surface protection film 6 so that a part of the wiring layer 5 is exposed. The wiring part exposed from the opening 7 forms a bonding pad. The bonding pad is an electrode for extracting an electrode of the semiconductor element or circuit formed on the semiconductor chip to the outside. Further, a solder bump 12 is electrically connected to the bonding pad via a metal post 8. The metal post 8 is made of, for example, copper. The solder bumps 12 are made of, for example, gold or lead-tin alloy solder.

【0029】封止用樹脂(封止用絶縁膜)11は、前記
半導体基板1の側壁部も覆っており、半導体基板1との
食い付きアンカー効果により、前記半導体基板1との接
着性に優れる。このため、前記半導体基板1および配線
層2の耐湿信頼性が向上するとともに、メタルポスト8
の補強効果が増す。この封止用樹脂11は、エポキシ系
の樹脂からなる。
The sealing resin (sealing insulating film) 11 also covers the side wall of the semiconductor substrate 1, and has excellent adhesion to the semiconductor substrate 1 due to the anchor effect of biting with the semiconductor substrate 1. . Therefore, the moisture resistance reliability of the semiconductor substrate 1 and the wiring layer 2 is improved, and the metal posts 8 are formed.
Increases the reinforcing effect. The sealing resin 11 is made of an epoxy resin.

【0030】図2は、本実施の形態1により製造される
半導体装置が樹脂プリント基板13に実装された状態の
一例を示す断面図である。メタルポスト8は、半導体基
板1との接着がよい封止用樹脂11で保持されており、
前記半導体装置の機械的性質は前記封止用樹脂11に近
いため、前記半導体装置と接続パッド14を有する樹脂
プリント基板13との間に熱膨張係数の差による歪みが
発生した場合でも、半田バンプ12の歪みを抑制できる
ので、電気的接続の信頼性が向上できる。
FIG. 2 is a sectional view showing an example of a state in which the semiconductor device manufactured according to the first embodiment is mounted on a resin printed board 13. The metal post 8 is held by a sealing resin 11 having good adhesion to the semiconductor substrate 1.
Since the mechanical properties of the semiconductor device are close to those of the encapsulating resin 11, even if a distortion due to a difference in thermal expansion coefficient occurs between the semiconductor device and the resin printed board 13 having the connection pads 14, the solder bump Since the distortion of No. 12 can be suppressed, the reliability of the electrical connection can be improved.

【0031】次に、図3〜図8に従って、本実施の形態
1の半導体装置の製造方法について説明する。
Next, a method of manufacturing the semiconductor device according to the first embodiment will be described with reference to FIGS.

【0032】まず、図3に示すように、たとえばMIS
FET等のような複数の半導体素子が主面上に形成され
た半導体ウェハである半導体基板1の主面上に、配線層
2を形成する。続いて、前記半導体基板1の主面上に絶
縁膜3を形成し、この絶縁膜3に配線層2に達する開口
部4を開口する。この開口部4は、通常はボンディング
パッドとしても用いられるが、本発明においては必ずし
もボンディングパッドとして用いることが可能な開口面
積は必要としない。
First, as shown in FIG.
A wiring layer 2 is formed on a main surface of a semiconductor substrate 1 which is a semiconductor wafer having a plurality of semiconductor elements such as FETs formed on the main surface. Subsequently, an insulating film 3 is formed on the main surface of the semiconductor substrate 1, and an opening 4 reaching the wiring layer 2 is formed in the insulating film 3. The opening 4 is usually used also as a bonding pad, but the present invention does not necessarily require an opening area that can be used as a bonding pad.

【0033】次に、図4に示すように、開口部4の内部
も含む絶縁膜3の表面に配線層5を形成する。この配線
層5は、クロム、銅、クロムを順次スパッタリング法に
て成膜し、この積層膜をフォトリソグラフィー技術およ
びエッチングにより加工することで形成する。前記配線
層5は、外部への接続端子の位置を開口部4から任意の
位置に再配置するために用いられる。また、前記配線層
5は、開口部4の内部も含む絶縁膜3の表面に、たとえ
ばクロムまたはチタンなどをスパッタリング法で堆積
し、シード膜とし、続けて、銅またはニッケルなどをメ
ッキ法にて堆積することで形成してもよい。
Next, as shown in FIG. 4, a wiring layer 5 is formed on the surface of the insulating film 3 including the inside of the opening 4. The wiring layer 5 is formed by sequentially depositing chromium, copper, and chromium by a sputtering method, and processing the laminated film by photolithography and etching. The wiring layer 5 is used for rearranging the position of the connection terminal to the outside from the opening 4 to an arbitrary position. The wiring layer 5 is formed by depositing, for example, chromium or titanium or the like on the surface of the insulating film 3 including the inside of the opening 4 by a sputtering method to form a seed film, and then plating copper or nickel by a plating method. It may be formed by depositing.

【0034】次に、図5に示すように、半導体基板1の
主面上に表面保護膜6を堆積する。続けて、この表面保
護膜6の主面上の端子形成位置に、配線層5に達する開
口部7を開口した後、配線層5と後で説明する半田バン
プ12とを、この開口部7を通じて電気的に接続するた
めのメタルポスト8を形成する。このメタルポスト8
は、たとえば、メッキ法により銅を堆積した後、エッチ
ングにより加工することで形成する。また、表面保護膜
6は、メタルポスト8となる銅をメッキ法により形成す
る前に堆積されるシード膜の下地平坦化の効果も有す
る。
Next, as shown in FIG. 5, a surface protective film 6 is deposited on the main surface of the semiconductor substrate 1. Subsequently, an opening 7 reaching the wiring layer 5 is opened at a terminal formation position on the main surface of the surface protective film 6, and then the wiring layer 5 and a solder bump 12 described later are passed through the opening 7. Metal posts 8 for electrical connection are formed. This metal post 8
Is formed, for example, by depositing copper by a plating method and then processing by etching. Further, the surface protective film 6 also has an effect of flattening the underlayer of a seed film deposited before forming copper to be the metal posts 8 by plating.

【0035】次に、図6に示すように、半導体基板1の
主面上の分割領域9にダイシングにより、たとえば幅が
100μm程度の溝部10を形成する。
Next, as shown in FIG. 6, a groove 10 having a width of, for example, about 100 μm is formed in the divided region 9 on the main surface of the semiconductor substrate 1 by dicing.

【0036】次に、図7に示すように、前記溝部10の
内部を含む半導体基板1の主面上に、前記メタルポスト
8の上面が露出するように封止用樹脂11を塗布する。
Next, as shown in FIG. 7, a sealing resin 11 is applied on the main surface of the semiconductor substrate 1 including the inside of the groove 10 so that the upper surface of the metal post 8 is exposed.

【0037】次に、図8に示すように、前記メタルポス
ト8の露出した上面に半田バンプ12を接続する。この
半田バンプ12は、たとえばメタルマスクにより半田ペ
ーストを印刷し、その半田ペーストを加熱することによ
り形成する。
Next, as shown in FIG. 8, a solder bump 12 is connected to the exposed upper surface of the metal post 8. The solder bumps 12 are formed by printing a solder paste using, for example, a metal mask and heating the solder paste.

【0038】続けて、半導体基板1および封止用樹脂1
1をダイシングにより切断し、分割することで、図1
(a)および(b)に示す半導体装置が略完成する。
Subsequently, the semiconductor substrate 1 and the sealing resin 1
1 by dicing and dividing,
The semiconductor device shown in (a) and (b) is substantially completed.

【0039】本実施の形態1で示した半導体装置は、封
止用樹脂11が半導体基板1の主面および側面を覆って
いるため、封止用樹脂11と半導体基板の接着力が強く
なる。そのため、封止用樹脂11と半導体基板1の剥離
が防止でき、たとえば半導体基板1の耐湿信頼性の向
上、および外部との接続のためのメタルポスト8の補強
ができる。すなわち、ウエハプロセスを経て半導体ウエ
ハに形成された複数の半導体チップを、半導体ウエハの
状態のまま一括して樹脂封止した後、その半導体ウエハ
から個々の半導体装置を切り出すWPP技術を用いて
も、信頼性の高い半導体装置を製造することが可能にな
る。
In the semiconductor device shown in the first embodiment, since the sealing resin 11 covers the main surface and the side surfaces of the semiconductor substrate 1, the adhesive strength between the sealing resin 11 and the semiconductor substrate is increased. Therefore, peeling of the sealing resin 11 and the semiconductor substrate 1 can be prevented, and for example, the moisture resistance reliability of the semiconductor substrate 1 can be improved and the metal posts 8 for connection to the outside can be reinforced. That is, a plurality of semiconductor chips formed on a semiconductor wafer through a wafer process are collectively resin-sealed in the state of the semiconductor wafer, and then the WPP technique of cutting individual semiconductor devices from the semiconductor wafer is used. A highly reliable semiconductor device can be manufactured.

【0040】また、本実施の形態1で示した半導体装置
は、その裏面に半導体基板1が露出した形状なので、放
熱効果にすぐれ、前記露出した半導体基板に直接放熱フ
ィンが取り付けることが可能なので、効果的に放熱を行
うことができる。
Further, since the semiconductor device shown in the first embodiment has a shape in which the semiconductor substrate 1 is exposed on the back surface, the semiconductor device has an excellent heat radiation effect, and the heat radiation fins can be directly attached to the exposed semiconductor substrate. Heat can be dissipated effectively.

【0041】(実施の形態2)本実施の形態2の半導体
装置の製造方法は、前記実施の形態1で示した半導体装
置の半導体基板1の裏面を研磨し、溝部10の内部に堆
積した封止用樹脂を前記溝部10の底面から半導体基板
1の裏面へ露出させたものである。その他の部材および
工程は、前記実施の形態1と同様である。したがって、
それら同様の部材および工程についての説明は省略す
る。
(Embodiment 2) In the method of manufacturing a semiconductor device according to Embodiment 2, the back surface of the semiconductor substrate 1 of the semiconductor device described in Embodiment 1 is polished, and the sealing deposited inside the groove 10 is formed. The stopper resin is exposed from the bottom surface of the groove 10 to the back surface of the semiconductor substrate 1. Other members and steps are the same as in the first embodiment. Therefore,
A description of those similar members and steps will be omitted.

【0042】図9(a)は、本実施の形態2により製造
される半導体装置の一例を示した断面図であり、(b)
はその半導体装置の一部破断斜視図である。
FIG. 9A is a cross-sectional view showing an example of a semiconductor device manufactured according to the second embodiment, and FIG.
FIG. 2 is a partially cutaway perspective view of the semiconductor device.

【0043】半導体基板1および封止用樹脂11はとも
に裏面研磨してあるため、本実施の形態2により製造さ
れる半導体装置は、前記半導体基板1の板厚が薄く、前
記封止用樹脂11が前記半導体基板1の側面を完全に覆
っていることに特徴がある。前記半導体基板1の板厚が
薄いため、本実施の形態2で示す半導体装置の機械的性
質は、前記実施の形態1で示した半導体装置の機械的性
質よりも封止用樹脂に近くなる。
Since the semiconductor substrate 1 and the sealing resin 11 are both back-polished, the semiconductor device manufactured according to the second embodiment has a small thickness of the semiconductor substrate 1 and the sealing resin 11. Are completely covered on the side surfaces of the semiconductor substrate 1. Since the thickness of the semiconductor substrate 1 is small, the mechanical properties of the semiconductor device described in the second embodiment are closer to the sealing resin than those of the semiconductor device described in the first embodiment.

【0044】また、図10は、本実施の形態1により製
造される半導体装置が樹脂プリント基板13に実装され
た状態の一例を示す断面図である。本実施の形態2で示
す半導体装置の機械的性質は、前記実施の形態1で示し
た半導体装置の機械的性質よりも前記封止用樹脂11に
近いため、前記半導体装置と接続パッド14を有する樹
脂プリント基板13との間に熱膨張係数の差による歪み
が発生した場合でも、前記実施の形態1で示した半導体
装置より半田バンプ12の歪みを抑制できるので、電気
的接続の信頼性を前記実施の形態1で示した半導体装置
よりも向上することができる。
FIG. 10 is a sectional view showing an example of a state in which the semiconductor device manufactured according to the first embodiment is mounted on the resin printed circuit board 13. Since the mechanical properties of the semiconductor device described in the second embodiment are closer to the sealing resin 11 than the mechanical properties of the semiconductor device described in the first embodiment, the semiconductor device includes the semiconductor device and the connection pads 14. Even when distortion due to a difference in thermal expansion coefficient between the resin printed circuit board 13 and the resin printed circuit board 13 occurs, the distortion of the solder bumps 12 can be suppressed more than in the semiconductor device described in the first embodiment. It can be improved over the semiconductor device described in Embodiment 1.

【0045】次に、図11に従って、本実施の形態2の
半導体装置の製造方法について説明する。
Next, a method of manufacturing the semiconductor device according to the second embodiment will be described with reference to FIG.

【0046】本実施の形態2の半導体装置の製造方法
は、前記実施の携帯1の半導体装置の製造方法における
図3〜図7の工程までは同様である。
The method of manufacturing the semiconductor device according to the second embodiment is the same as the method of manufacturing the semiconductor device of the portable device 1 up to the steps shown in FIGS.

【0047】その後、図11に示すように、半導体基板
1の裏面を研磨し、その半導体基板1の板厚を、たとえ
ば30μm〜250μm程度とする。このとき、溝部1
0の内部に堆積した封止用樹脂11が、溝部10の底面
から半導体基板1の裏面へ露出した形状となる。
Thereafter, as shown in FIG. 11, the back surface of the semiconductor substrate 1 is polished, and the thickness of the semiconductor substrate 1 is set to, for example, about 30 μm to 250 μm. At this time, the groove 1
The sealing resin 11 deposited inside the semiconductor substrate 1 has a shape exposed from the bottom surface of the groove 10 to the back surface of the semiconductor substrate 1.

【0048】以降の工程は、前記実施の形態1における
図8以降の工程と同様である。
Subsequent steps are the same as the steps after FIG. 8 in the first embodiment.

【0049】半導体基板の材質が、たとえばシリコン単
結晶で、その板厚が250μm以下の場合、半田バンプ
を形成する工程において、半導体基板に破壊が生じる場
合があるが、本実施の形態2の製造方法にて製造される
半導体装置は、半導体基板1の側面が完全に封止用樹脂
11で覆われ、補強されているので、機械的強度が強
い。そのため、前記半導体基板1を分割領域9にて切断
して、個々の半導体チップに分割する前の、半導体ウェ
ハの状態で、半田バンプを形成することが可能となり、
薄型ウェハ・レベルのCSPの生産効率を向上すること
ができる。
When the material of the semiconductor substrate is, for example, silicon single crystal and the plate thickness is 250 μm or less, the semiconductor substrate may be broken in the step of forming solder bumps. The semiconductor device manufactured by the method has high mechanical strength because the side surface of the semiconductor substrate 1 is completely covered with the sealing resin 11 and reinforced. Therefore, it is possible to form the solder bumps in the state of the semiconductor wafer before the semiconductor substrate 1 is cut at the division region 9 and divided into individual semiconductor chips,
The production efficiency of the CSP at the thin wafer level can be improved.

【0050】また、図12に、複数の本実施の形態2で
示した半導体装置を樹脂プリント基板13に実装した状
態の断面図を示す。半導体装置15、16、17および
18は、それぞれ封止用樹脂11で電気的に絶縁されて
いるので、それら半導体装置間のスペースをあけずに接
した状態で実装することが可能となるので、前記樹脂プ
リント基板13への半導体装置の実装密度を向上するこ
とができる。
FIG. 12 is a sectional view showing a state where a plurality of the semiconductor devices shown in the second embodiment are mounted on the resin printed circuit board 13. Since the semiconductor devices 15, 16, 17, and 18 are electrically insulated by the sealing resin 11, respectively, they can be mounted in a state where they are in contact with each other without leaving a space between the semiconductor devices. The mounting density of the semiconductor device on the resin printed board 13 can be improved.

【0051】以上、本発明者によってなされた発明を発
明の実施の形態に基づいて具体的に説明したが、本発明
は前記実施の形態に限られるものではなく、その要旨を
逸脱しない範囲で種々変更可能であることはいうまでも
ない。
Although the invention made by the inventor has been specifically described based on the embodiments of the present invention, the present invention is not limited to the above-described embodiments, and various modifications may be made without departing from the scope of the invention. Needless to say, it can be changed.

【0052】[0052]

【発明の効果】本願によって開示される発明のうち、代
表的なものによって得られる効果を簡単に説明すれば以
下の通りである。
The effects obtained by typical ones of the inventions disclosed by the present application will be briefly described as follows.

【0053】(1)封止用樹脂と半導体基板の剥離が防
止できるため、半導体装置の耐湿性を向上し、外部への
接続用のポストの補強効果を増強できる。
(1) Since the peeling of the sealing resin and the semiconductor substrate can be prevented, the moisture resistance of the semiconductor device can be improved, and the reinforcing effect of the external connection post can be enhanced.

【0054】(2)半導体装置と、この半導体装置が実
装された樹脂プリント基板との間の熱膨張係数の差が小
さくなり、半導体装置の外部接続部の半田バンプに生じ
る歪みを緩和するので、半導体装置と樹脂基板の電気的
接続の信頼性を向上できる。
(2) The difference in the coefficient of thermal expansion between the semiconductor device and the resin printed circuit board on which the semiconductor device is mounted is reduced, and the distortion generated in the solder bumps at the external connection portions of the semiconductor device is reduced. The reliability of electrical connection between the semiconductor device and the resin substrate can be improved.

【0055】(3)半導体装置が封止用樹脂で補強され
た構造なので、半導体ウェハを機械的ストレスで破壊す
ることなく、個々の半導体チップに分割する前の半導体
ウェハの状態で半田バンプを形成することができる。
(3) Since the semiconductor device is reinforced with a sealing resin, solder bumps are formed in the state of the semiconductor wafer before being divided into individual semiconductor chips without breaking the semiconductor wafer by mechanical stress. can do.

【図面の簡単な説明】[Brief description of the drawings]

【図1】(a)は本発明の実施の形態1で製造される半
導体装置の一例を示した要部断面図、(b)は実施の形
態1で製造される半導体装置の一例を示した一部破断斜
視図である。
FIG. 1A is a sectional view of a main part showing an example of a semiconductor device manufactured according to a first embodiment of the present invention, and FIG. 1B shows an example of a semiconductor device manufactured according to the first embodiment; It is a partially broken perspective view.

【図2】実施の形態1で製造される半導体装置が樹脂プ
リント基板に実装された状態の一例を示す要部断面図で
ある。
FIG. 2 is a fragmentary cross-sectional view showing an example of a state in which the semiconductor device manufactured in Embodiment 1 is mounted on a resin printed board.

【図3】実施の形態1の半導体集積回路装置の製造方法
の一例をその工程順に示した要部断面図である。
FIG. 3 is an essential part cross sectional view showing an example of a manufacturing method of the semiconductor integrated circuit device of Embodiment 1 in the order of steps;

【図4】図3に続く半導体集積回路装置の製造工程中の
要部断面図である。
FIG. 4 is a fragmentary cross-sectional view of the semiconductor integrated circuit device during a manufacturing step following that of FIG. 3;

【図5】図4に続く半導体集積回路装置の製造工程中の
要部断面図である。
5 is a fragmentary cross-sectional view of the semiconductor integrated circuit device during a manufacturing step following that of FIG. 4;

【図6】図5に続く半導体集積回路装置の製造工程中の
要部断面図である。
6 is a fragmentary cross-sectional view of the semiconductor integrated circuit device during a manufacturing step following that of FIG. 5;

【図7】図6に続く半導体集積回路装置の製造工程中の
要部断面図である。
7 is a fragmentary cross-sectional view of the semiconductor integrated circuit device during a manufacturing step following that of FIG. 6;

【図8】図7に続く半導体集積回路装置の製造工程中の
要部断面図である。
8 is a fragmentary cross-sectional view of the semiconductor integrated circuit device during a manufacturing step following that of FIG. 7;

【図9】(a)は本発明の実施の形態2で製造される半
導体装置の一例を示した要部断面図、(b)は実施の形
態2で製造される半導体装置の一例を示した一部破断斜
視図である。
FIG. 9A is a sectional view of a main part showing an example of a semiconductor device manufactured according to a second embodiment of the present invention, and FIG. 9B is an example of a semiconductor device manufactured according to the second embodiment; It is a partially broken perspective view.

【図10】実施の形態2で製造される半導体装置が樹脂
プリント基板に実装された状態の一例を示す要部断面図
である。
FIG. 10 is a fragmentary cross-sectional view showing an example of a state where the semiconductor device manufactured in the second embodiment is mounted on a resin printed board;

【図11】実施の形態2の半導体集積回路装置の製造方
法の一例を示した要部断面図である。
FIG. 11 is a fragmentary cross-sectional view showing one example of the method for manufacturing the semiconductor integrated circuit device of the second embodiment.

【図12】複数個の実施の形態2で製造される半導体装
置が樹脂プリント基板に実装された状態の一例を示す要
部断面図である。
FIG. 12 is an essential part cross-sectional view showing one example of a state in which a plurality of semiconductor devices manufactured in Embodiment 2 are mounted on a resin printed board;

【符号の説明】[Explanation of symbols]

1 半導体基板 2 配線層 3 絶縁膜 4 開口部 5 配線層 6 表面保護膜 7 開口部 8 メタルポスト 9 分割領域 10 溝部 11 封止用樹脂 12 半田バンプ 13 樹脂プリント基板 14 接続パッド 15 半導体装置 16 半導体装置 17 半導体装置 18 半導体装置 DESCRIPTION OF SYMBOLS 1 Semiconductor substrate 2 Wiring layer 3 Insulating film 4 Opening 5 Wiring layer 6 Surface protective film 7 Opening 8 Metal post 9 Dividing area 10 Groove 11 Sealing resin 12 Solder bump 13 Resin printed board 14 Connection pad 15 Semiconductor device 16 Semiconductor Device 17 Semiconductor device 18 Semiconductor device

───────────────────────────────────────────────────── フロントページの続き (51)Int.Cl.7 識別記号 FI テーマコート゛(参考) H01L 21/301 H01L 21/78 A 21/60 21/92 602F 23/29 604B 23/31 604S 604E 23/30 D Fターム(参考) 4M109 AA01 BA07 CA04 DB17 5F061 AA01 BA07 CA04 ──────────────────────────────────────────────────続 き Continued on the front page (51) Int.Cl. 7 Identification code FI Theme coat ゛ (Reference) H01L 21/301 H01L 21/78 A 21/60 21/92 602F 23/29 604B 23/31 604S 604E 23 / 30 DF term (reference) 4M109 AA01 BA07 CA04 DB17 5F061 AA01 BA07 CA04

Claims (6)

【特許請求の範囲】[Claims] 【請求項1】 (a)分割領域によって区画された複数
のチップ形成領域を有する半導体ウエハであって、前記
複数のチップ形成領域の各々が複数の半導体素子と複数
のボンディングパッドとを有する半導体ウエハを準備す
る工程、(b)前記チップ形成領域の各々の複数のボン
ディングパッドに電気的に接続された導体部を形成する
工程、(c)前記分割領域に溝部を形成する工程、
(d)前記溝部内を含む前記半導体ウェハの主面上に封
止用絶縁膜を形成する工程、(e)前記半導体ウエハを
前記溝部に沿って切断することにより、前記導体部が形
成され、前記封止用絶縁膜の一部が側面に形成された複
数の半導体チップを形成する工程、を含むことを特徴と
する半導体装置の製造方法。
1. A semiconductor wafer having a plurality of chip forming regions partitioned by divided regions, wherein each of the plurality of chip forming regions has a plurality of semiconductor elements and a plurality of bonding pads. (B) forming a conductor portion electrically connected to each of the plurality of bonding pads in the chip formation region; (c) forming a groove portion in the divided region;
(D) a step of forming a sealing insulating film on the main surface of the semiconductor wafer including the inside of the groove, and (e) cutting the semiconductor wafer along the groove to form the conductor. Forming a plurality of semiconductor chips in which a part of the sealing insulating film is formed on a side surface.
【請求項2】 (a)分割領域によって区画された複数
のチップ形成領域を有する半導体ウエハであって、前記
複数のチップ形成領域の各々が複数の半導体素子と複数
のボンディングパッドとを有する半導体ウエハを準備す
る工程、(b)前記チップ形成領域の各々の複数のボン
ディングパッドに電気的に接続された導体部を形成する
工程、(c)前記分割領域に溝部を形成する工程、
(d)前記溝部内を含む前記半導体ウェハの主面上に封
止用絶縁膜を形成する工程、(e)前記半導体ウエハの
裏面を研磨し、前記溝部内に形成した封止用絶縁膜を前
記溝部の底面から前記半導体ウェハの裏面に露出させる
工程、(f)前記半導体ウエハを前記溝部に沿って切断
することにより、前記導体部が形成され、前記封止用絶
縁膜の一部が側面に形成された複数の半導体チップを形
成する工程、を含むことを特徴とする半導体装置の製造
方法。
2. (a) A semiconductor wafer having a plurality of chip forming regions partitioned by divided regions, wherein each of the plurality of chip forming regions has a plurality of semiconductor elements and a plurality of bonding pads. (B) forming a conductor portion electrically connected to each of the plurality of bonding pads in the chip formation region; (c) forming a groove portion in the divided region;
(D) forming a sealing insulating film on the main surface of the semiconductor wafer including the inside of the groove, and (e) polishing the back surface of the semiconductor wafer to remove the sealing insulating film formed in the groove. Exposing the semiconductor wafer from the bottom surface of the groove to the back surface of the semiconductor wafer; and (f) cutting the semiconductor wafer along the groove to form the conductor portion, and a part of the sealing insulating film is formed on a side surface. Forming a plurality of semiconductor chips formed in the semiconductor device.
【請求項3】 請求項1または2記載の半導体装置の製
造方法であって、前記複数の半導体チップを形成する前
に前記半導体ウェハの主面上の端子位置に半田バンプを
電気的に接続する工程を含むことを特徴とする半導体装
置の製造方法。
3. The method for manufacturing a semiconductor device according to claim 1, wherein solder bumps are electrically connected to terminal positions on a main surface of the semiconductor wafer before forming the plurality of semiconductor chips. A method for manufacturing a semiconductor device, comprising the steps of:
【請求項4】 半導体チップの主面上に複数の半導体素
子が形成された半導体装置であって、前記半導体チップ
の上面および側面が封止用絶縁膜で覆われ、下面には前
記半導体チップの底面が露出する構造を有することを特
徴とする半導体装置。
4. A semiconductor device having a plurality of semiconductor elements formed on a main surface of a semiconductor chip, wherein an upper surface and side surfaces of the semiconductor chip are covered with a sealing insulating film, and a lower surface of the semiconductor chip is formed on a lower surface. A semiconductor device having a structure in which a bottom surface is exposed.
【請求項5】 請求項4記載の半導体装置であって、前
記半導体チップの側面の一部または全面が封止用絶縁膜
で覆われた構造を有することを特徴とする半導体装置。
5. The semiconductor device according to claim 4, wherein a part or the whole of a side surface of said semiconductor chip is covered with a sealing insulating film.
【請求項6】 請求項4または5に記載の半導体装置で
あって、前記半導体チップは封止用絶縁膜で覆われた
後、下面が研磨された構造を有することを特徴とする半
導体装置。
6. The semiconductor device according to claim 4, wherein the semiconductor chip has a structure in which the lower surface is polished after being covered with a sealing insulating film.
JP32515999A 1999-11-16 1999-11-16 Method for manufacturing semiconductor device and semiconductor device Pending JP2001144213A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP32515999A JP2001144213A (en) 1999-11-16 1999-11-16 Method for manufacturing semiconductor device and semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP32515999A JP2001144213A (en) 1999-11-16 1999-11-16 Method for manufacturing semiconductor device and semiconductor device

Publications (2)

Publication Number Publication Date
JP2001144213A true JP2001144213A (en) 2001-05-25
JP2001144213A5 JP2001144213A5 (en) 2005-06-30

Family

ID=18173690

Family Applications (1)

Application Number Title Priority Date Filing Date
JP32515999A Pending JP2001144213A (en) 1999-11-16 1999-11-16 Method for manufacturing semiconductor device and semiconductor device

Country Status (1)

Country Link
JP (1) JP2001144213A (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002368160A (en) * 2001-05-31 2002-12-20 Samsung Electronics Co Ltd Wafer level package and manufacturing method therefor
JP2003007929A (en) * 2001-06-27 2003-01-10 Nichia Chem Ind Ltd Semiconductor chip and manufacturing method therefor
JP2005175327A (en) * 2003-12-15 2005-06-30 Matsushita Electric Ind Co Ltd Semiconductor device, and manufacturing method thereof
JP2006019636A (en) * 2004-07-05 2006-01-19 Renesas Technology Corp Semiconductor apparatus
JP2006032598A (en) * 2004-07-15 2006-02-02 Renesas Technology Corp Semiconductor device and method for manufacturing the same
WO2006059589A1 (en) * 2004-11-30 2006-06-08 Kyushu Institute Of Technology Packaged stacked semiconductor device and method for manufacturing same
JP2006156926A (en) * 2004-08-19 2006-06-15 Fuji Electric Holdings Co Ltd Semiconductor device and manufacturing method therefor
JP2007114126A (en) * 2005-10-21 2007-05-10 Fujitsu Ltd Semiconductor device and method of manufacturing same
JP2007234881A (en) * 2006-03-01 2007-09-13 Oki Electric Ind Co Ltd Semiconductor device laminating semiconductor chips, and its manufacturing method
US7285867B2 (en) 2002-11-08 2007-10-23 Casio Computer Co., Ltd. Wiring structure on semiconductor substrate and method of fabricating the same
US7368815B2 (en) 2002-04-18 2008-05-06 Oki Electric Industry Co., Ltd. Semiconductor device which prevents light from entering therein
JP2008244383A (en) * 2007-03-29 2008-10-09 Casio Comput Co Ltd Semiconductor device and its manufacturing method
JP2008306071A (en) * 2007-06-08 2008-12-18 Nec Corp Semiconductor device and method for manufacturing the same
JP2009176978A (en) * 2008-01-25 2009-08-06 Rohm Co Ltd Semiconductor device
JP2010062176A (en) * 2008-09-01 2010-03-18 Casio Comput Co Ltd Semiconductor device and manufacturing method thereof
US8749065B2 (en) 2007-01-25 2014-06-10 Tera Probe, Inc. Semiconductor device comprising electromigration prevention film and manufacturing method thereof
US8884433B2 (en) 2005-06-24 2014-11-11 Qualcomm Incorporated Circuitry component and method for forming the same
JP2016518730A (en) * 2013-05-20 2016-06-23 クアルコム,インコーポレイテッド Semiconductor device with mold for top and side wall protection
WO2016189986A1 (en) * 2015-05-25 2016-12-01 リンテック株式会社 Semiconductor device manufacturing method

Cited By (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002368160A (en) * 2001-05-31 2002-12-20 Samsung Electronics Co Ltd Wafer level package and manufacturing method therefor
JP2003007929A (en) * 2001-06-27 2003-01-10 Nichia Chem Ind Ltd Semiconductor chip and manufacturing method therefor
JP4529319B2 (en) * 2001-06-27 2010-08-25 日亜化学工業株式会社 Semiconductor chip and manufacturing method thereof
US7368815B2 (en) 2002-04-18 2008-05-06 Oki Electric Industry Co., Ltd. Semiconductor device which prevents light from entering therein
US7285867B2 (en) 2002-11-08 2007-10-23 Casio Computer Co., Ltd. Wiring structure on semiconductor substrate and method of fabricating the same
JP2005175327A (en) * 2003-12-15 2005-06-30 Matsushita Electric Ind Co Ltd Semiconductor device, and manufacturing method thereof
JP2006019636A (en) * 2004-07-05 2006-01-19 Renesas Technology Corp Semiconductor apparatus
JP2006032598A (en) * 2004-07-15 2006-02-02 Renesas Technology Corp Semiconductor device and method for manufacturing the same
JP2006156926A (en) * 2004-08-19 2006-06-15 Fuji Electric Holdings Co Ltd Semiconductor device and manufacturing method therefor
US7576413B2 (en) 2004-11-30 2009-08-18 Kyushu Institute Of Technology Packaged stacked semiconductor device and method for manufacturing the same
WO2006059589A1 (en) * 2004-11-30 2006-06-08 Kyushu Institute Of Technology Packaged stacked semiconductor device and method for manufacturing same
US8884433B2 (en) 2005-06-24 2014-11-11 Qualcomm Incorporated Circuitry component and method for forming the same
JP2007114126A (en) * 2005-10-21 2007-05-10 Fujitsu Ltd Semiconductor device and method of manufacturing same
JP2007234881A (en) * 2006-03-01 2007-09-13 Oki Electric Ind Co Ltd Semiconductor device laminating semiconductor chips, and its manufacturing method
US8749065B2 (en) 2007-01-25 2014-06-10 Tera Probe, Inc. Semiconductor device comprising electromigration prevention film and manufacturing method thereof
JP2008244383A (en) * 2007-03-29 2008-10-09 Casio Comput Co Ltd Semiconductor device and its manufacturing method
JP2008306071A (en) * 2007-06-08 2008-12-18 Nec Corp Semiconductor device and method for manufacturing the same
US8975150B2 (en) 2007-06-08 2015-03-10 Renesas Electronics Corporation Semiconductor device manufacturing method
JP2009176978A (en) * 2008-01-25 2009-08-06 Rohm Co Ltd Semiconductor device
JP2010062176A (en) * 2008-09-01 2010-03-18 Casio Comput Co Ltd Semiconductor device and manufacturing method thereof
US10141202B2 (en) 2013-05-20 2018-11-27 Qualcomm Incorporated Semiconductor device comprising mold for top side and sidewall protection
JP2016518730A (en) * 2013-05-20 2016-06-23 クアルコム,インコーポレイテッド Semiconductor device with mold for top and side wall protection
EP3000128B1 (en) * 2013-05-20 2020-07-01 Qualcomm Incorporated Semiconductor device comprising molding layer for top side and sidewall protection
WO2016189986A1 (en) * 2015-05-25 2016-12-01 リンテック株式会社 Semiconductor device manufacturing method
CN107615453A (en) * 2015-05-25 2018-01-19 琳得科株式会社 The manufacture method of semiconductor device
KR20180010194A (en) * 2015-05-25 2018-01-30 린텍 가부시키가이샤 Method for manufacturing semiconductor device
JPWO2016189986A1 (en) * 2015-05-25 2018-03-15 リンテック株式会社 Manufacturing method of semiconductor device
CN107615453B (en) * 2015-05-25 2020-09-01 琳得科株式会社 Method for manufacturing semiconductor device
KR102528047B1 (en) 2015-05-25 2023-05-02 린텍 가부시키가이샤 Manufacturing method of semiconductor device

Similar Documents

Publication Publication Date Title
JP2001144213A (en) Method for manufacturing semiconductor device and semiconductor device
JP2978861B2 (en) Molded BGA type semiconductor device and manufacturing method thereof
JP2792532B2 (en) Semiconductor device manufacturing method and semiconductor wafer
US7211900B2 (en) Thin semiconductor package including stacked dies
US6723585B1 (en) Leadless package
KR100477020B1 (en) Multi chip package
US7323786B2 (en) Semiconductor device package of stacked semiconductor chips with spacers provided therein
JPH07115096A (en) Bump electrode
JP2001298147A (en) Semiconductor device and its manufacturing method
JP3415509B2 (en) Semiconductor device
JP3402086B2 (en) Semiconductor device and manufacturing method thereof
JP2838703B2 (en) Semiconductor package manufacturing method
JP4496241B2 (en) Semiconductor device and semiconductor package using the same
JP2958136B2 (en) Semiconductor integrated circuit device, its manufacturing method and mounting structure
JPH09289269A (en) Semiconductor device
US6576988B2 (en) Semiconductor package
JP3547303B2 (en) Method for manufacturing semiconductor device
JP4649792B2 (en) Semiconductor device
JP2003068738A (en) Semiconductor device and its manufacturing method, and semiconductor chip and its packaging method
JP4422380B2 (en) Manufacturing method of semiconductor device
US11682602B2 (en) Semiconductor device and method of manufacture
JPH0384958A (en) Manufacture of multichip package
US20080093722A1 (en) Encapsulation type semiconductor device and manufacturing method thereof
JP2003007908A (en) Wafer level chip-scale package and method of manufacturing the same
JP2000091339A (en) Semiconductor device and its manufacture

Legal Events

Date Code Title Description
A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20040329

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20040331

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20041013

A711 Notification of change in applicant

Free format text: JAPANESE INTERMEDIATE CODE: A711

Effective date: 20050315

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20050802

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20050809

A521 Written amendment

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20051003

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20051101