EP1701460A1 - Method of converting a serial data stream to data lanes - Google Patents

Method of converting a serial data stream to data lanes Download PDF

Info

Publication number
EP1701460A1
EP1701460A1 EP05290538A EP05290538A EP1701460A1 EP 1701460 A1 EP1701460 A1 EP 1701460A1 EP 05290538 A EP05290538 A EP 05290538A EP 05290538 A EP05290538 A EP 05290538A EP 1701460 A1 EP1701460 A1 EP 1701460A1
Authority
EP
European Patent Office
Prior art keywords
sync
word
lane
sync word
header
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP05290538A
Other languages
German (de)
French (fr)
Inventor
Berthold Wedding
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alcatel Lucent SAS
Original Assignee
Alcatel CIT SA
Alcatel SA
Alcatel Lucent SAS
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Alcatel CIT SA, Alcatel SA, Alcatel Lucent SAS filed Critical Alcatel CIT SA
Priority to EP05290538A priority Critical patent/EP1701460A1/en
Priority to US11/283,719 priority patent/US20060206642A1/en
Priority to RU2005136994/09A priority patent/RU2005136994A/en
Priority to CNA2005101272004A priority patent/CN1832380A/en
Priority to PCT/EP2005/056308 priority patent/WO2006094565A1/en
Publication of EP1701460A1 publication Critical patent/EP1701460A1/en
Withdrawn legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/14Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/0602Systems characterised by the synchronising information used
    • H04J3/0605Special codes used as synchronising signal
    • H04J3/0611PN codes

Definitions

  • the invention relates to a method of converting a serial data stream into a parallel data stream in a communications interface, wherein the serial data stream is demultiplexed to a given number of lanes and a sync header is prepended to at least one data block of at least one data lane.
  • the SERDES Framer Interface defines an electrical interface between a SONET/SDH Framer (or other devices, e.g. a forward-error-correction (FEC) processor) and the high speed Parallel-to-Serial/Serial-to-Parallel (SERDES) logic.
  • Serial data received by a first chip is converted into parallel data signals, transferred in parallel to a second chip.
  • the transmission lines (carrying the data of each lane) between the chip may have different lengths, hence the transmission time may vary between lanes.
  • the parallel data In the second chip the parallel data must be serialized again, putting the received parallel data into the correct order. Due to the different transmission times skew occurs between the parallel signals.
  • static two bit sync headers with the bit sequence 01 are presently used for all the data blocks of all the lanes.
  • Phase 2 data in the optical stream is scrambled and 64-bit data block striped across the 4 bit lanes of the receive data bus in a round-robin fashion.
  • the first 64-bits received are written into the buffer associated with RXDATA[3] and the last into that associated with RXDATA[0].
  • the buffers act as a set of FIFOs to bridge between the input timing domain and the receive interface timing domain.
  • a 01 sync header is prepended on each 64-bit data block to construct a 66-bit block prior to transmission, i.e. transmission from a first chip to a second chip.
  • a sync word containing one or more bits, excluding the word 01 as static sync header, is given or generated and used as sync header, which is prepended to the at least one data block.
  • a two-bit sync word in combination with a one-bit sync header may be used, wherein 0 and 1 alternate, i.e.
  • a first data block has a 0-bit prepended as sync header an the next data block of the same lane has a 1-bit prepended as sync header.
  • the periodicity is increased to 2 x 65 bits, i.e. 130 bits, allowing for larger skew to be detected unambiguously.
  • the detectable skew range may be increased.
  • the main advantage is in using longer sync words, i.e. having a length of 3 bits or more, wherein the length of the sync word determines the skew which may be detected unambiguously.
  • the length of the sync word may be chosen.
  • a sync header is prepended to each data block of each lane.
  • the sync word is spread over one or more sync headers, e.g. by prepending one bit of the sync. word to each data block.
  • ambiguities can be avoided.
  • the sync header may contain several sync header blocks, each block containing a given number of bits of the sync word. Alternatively, each block may contain the entire sync word.
  • the sync word is a pseudorandom bit sequence.
  • the pseudorandom bit sequence may be generated by linear feedback shift registers .
  • pseudorandom bit sequences When pseudorandom bit sequences are used, scrambling of the data may become obsolete because the probability of the pseudorandom bit sequence occurring in a data block is extremely low, hence the probability of a part of a data block being mistakenly recognized as sync header is low.
  • the detection of the sync word is more reliable even if he signal is not scrambled.
  • the detectable skew range may be increased by orders of magnitude.
  • the implementation of the method is particularly easy, if the same sync word is used in all the lanes.
  • a sync word and thus a data block may be associated with a certain lane if different sync words are used in the different lanes.
  • different sync words may be given or generated for at least two lanes.
  • the sync words may be given or generated by one or several sync word generators.
  • the same sync header may be used for each data block of a specific lane.
  • at least for two data blocks of a lane following one another different sync headers may be used.
  • the sync word only contains two bits 0 and 1 may be used alternately as sync header for the data blocks of a specific lane.
  • dynamic sync headers may be used.
  • the invention also relates to an interface, in particular a SERDES source interface, comprising a gearbox for deserializing a serial data stream and several data lanes comprising means for prepending a sync header to the data blocks, wherein a sync word generator is provided, generating a sync word for at least one lane.
  • the sync word generator may provide sync words for all the lanes. Buffers may be provided for the data blocks upstream of the means for prepending sync headers to the data blocks, wherein the sync headers are derived from the sync word(s) by means for deriving the sync headers from the sync word.
  • the sync word generator is embodied to generate pseudorandom bit sequences as sync words. For each lane a separate sync word generator may be provided.
  • means for header extraction and de-skewing are provided on the chip receiving the parallel data which was prepended with a sync headers derived from a sync word prior to transmission.
  • FIG. 1 A general block diagram of an SFI interface 1 is shown in Figure 1. It is the interface between a SERDES component 2, a forward-error-correction (FEC) processor 3, and a framer 4. Data flow in the optics-to-system direction is indicated by arrow 5, and in the system-to-optics direction by arrow 6, respectively. Data transfer between the SERDES component 2 and the FEC processor 3 as well as between the FEC processor 3 and the framer 4 is accomplished by means of parallel signals RXDATA[3:0] (receive signals). Data transfer in the opposite direction (transmit signals) is also accomplished by parallel signals TXDATA[3:0].
  • the part of the SFI interface shown in Fig. 2 is, for example, implemented in the SERDES component 2.
  • An incoming serial data stream is inputted to a gearbox 10, where the serial data stream is demultiplexed to 4 bit lanes 11 - 14 of the receive data bus 15 in a round-robin fashion.
  • the lanes 11 - 14 comprise fixed length, in particular 64-bit, data blocks.
  • a sync header is prepended to each data block by sync header prepending means 16 - 19.
  • the sync headers may be a sync word or part of a sync word.
  • four data blocks 20 - 23 are shown per lane 11 - 14.
  • the sync headers are indicated by numerals 24 - 27.
  • the sync headers 24 - 27 are derived from a sync word generated as a pseudorandom bit sequence in a sync word generator 28.
  • the serial signal received by the gearbox 10 may be scrambled before being inputted to the gearbox 10.
  • the data blocks may be buffered in buffers, in particular in FIFO registers.
  • Fig. 3 differs from that of Fig. 2 in that the data blocks extracted from the serial data stream in gearbox 10 are buffered in buffers 30 - 33. Then the data blocks are prepended with alternating bits as sync headers by sync header prepending means 34 - 37. Hence, data blocks 38, 40 of lane 42 are prepended with a 0 bit as sync header 43, 45 and data blocks 39, 41 are prepended with a 1 bit as sync header 44, 46.

Abstract

In a method of converting a serial data stream into a parallel data stream in a communications interface, wherein the serial data stream is demultiplexed to a given number of lanes (11 -14) and a sync header (24 - 27) is prepended to at least one data block (20 - 23) of at least one lane (11 - 14), for at least one lane (11 - 14) a sync word containing one or more bits, excluding the static word 01 as sync header, is given or generated and at least part of the sync word is used as sync header (24 - 27), which is prepended to the at least one data block (20 - 23). This allows for improved de-skewing.

Description

    Background of the invention
  • The invention relates to a method of converting a serial data stream into a parallel data stream in a communications interface, wherein the serial data stream is demultiplexed to a given number of lanes and a sync header is prepended to at least one data block of at least one data lane.
  • The SERDES Framer Interface (SFI) defines an electrical interface between a SONET/SDH Framer (or other devices, e.g. a forward-error-correction (FEC) processor) and the high speed Parallel-to-Serial/Serial-to-Parallel (SERDES) logic. Serial data received by a first chip is converted into parallel data signals, transferred in parallel to a second chip. The transmission lines (carrying the data of each lane) between the chip may have different lengths, hence the transmission time may vary between lanes. In the second chip the parallel data must be serialized again, putting the received parallel data into the correct order. Due to the different transmission times skew occurs between the parallel signals. In order to detect the skew and to be able to concatenate parallel signals in the correct order, static two bit sync headers with the bit sequence 01 are presently used for all the data blocks of all the lanes.
  • For example, according to the SERDES Framer Interface Level 4 (SFI-4) Phase 2 data in the optical stream is scrambled and 64-bit data block striped across the 4 bit lanes of the receive data bus in a round-robin fashion. The first 64-bits received are written into the buffer associated with RXDATA[3] and the last into that associated with RXDATA[0]. The buffers act as a set of FIFOs to bridge between the input timing domain and the receive interface timing domain. A 01 sync header is prepended on each 64-bit data block to construct a 66-bit block prior to transmission, i.e. transmission from a first chip to a second chip.
  • With a static 01 sync header being used together with 64 bit data blocks, the 01 bit sequence occurs periodically every 64 bits. In the second chip the sync header has to be recognized. Unfortunately, a 01 bit sequence occurs quite often and hence there is a uncertainty, whether a recognized 01 sequence corresponds to a sync header. In order to alleviate this problem, the data is scrambled prior to transmission. Additionally, if the skew is more than 32 bits, ambiguities may occur. Hence, according to the state of the art, only small skew may be detected and corrected.
  • Object of the invention
  • It is the object of the invention to provide a method for converting serial data stream signals into parallel signals in a parallel data interconnection for high bitrate signals.
  • Short description of the invention
  • This object is achieved by a method of the aforementioned type, wherein for at least one lane a sync word containing one or more bits, excluding the word 01 as static sync header, is given or generated and used as sync header, which is prepended to the at least one data block. Especially, it is advantageous to spread the sync word over several sync headers prepending several data blocks. This allows choosing a longer sync word as is known in the state of the art. With a longer sync word, ambiguities may be avoided and much larger skew may be detected and the signals be corrected accordingly. Furthermore, a two-bit sync word in combination with a one-bit sync header may be used, wherein 0 and 1 alternate, i.e. a first data block has a 0-bit prepended as sync header an the next data block of the same lane has a 1-bit prepended as sync header. Hence, with 64 bit data blocks the periodicity is increased to 2 x 65 bits, i.e. 130 bits, allowing for larger skew to be detected unambiguously. Hence, the detectable skew range may be increased. Obviously the main advantage is in using longer sync words, i.e. having a length of 3 bits or more, wherein the length of the sync word determines the skew which may be detected unambiguously. Depending on the application and the expected skew the length of the sync word may be chosen. Preferably, a sync header is prepended to each data block of each lane.
  • In a preferred variant of the method, the sync word is spread over one or more sync headers, e.g. by prepending one bit of the sync. word to each data block. Thus, ambiguities can be avoided.
  • In a further variant of the method, the sync header may contain several sync header blocks, each block containing a given number of bits of the sync word. Alternatively, each block may contain the entire sync word.
  • In a particularly preferred variant o the inventive method, the sync word is a pseudorandom bit sequence. The pseudorandom bit sequence may be generated by linear feedback shift registers . When pseudorandom bit sequences are used, scrambling of the data may become obsolete because the probability of the pseudorandom bit sequence occurring in a data block is extremely low, hence the probability of a part of a data block being mistakenly recognized as sync header is low. Hence, the detection of the sync word is more reliable even if he signal is not scrambled. Depending of the length of the pseudorandom sync word, the detectable skew range may be increased by orders of magnitude. Preferably, the sync word is very long, e.g. 2^23-1 = 8388607 bits.
  • The implementation of the method is particularly easy, if the same sync word is used in all the lanes. However, a sync word and thus a data block may be associated with a certain lane if different sync words are used in the different lanes. Hence, different sync words may be given or generated for at least two lanes. The sync words may be given or generated by one or several sync word generators.
  • In a further variant of the method the same sync header may be used for each data block of a specific lane. Alternatively, at least for two data blocks of a lane following one another different sync headers may be used. For example, if the sync word only contains two bits, 0 and 1 may be used alternately as sync header for the data blocks of a specific lane. Furthermore, it is possible to use for example 01, 10, 11, 00 as sync headers for four consecutive data blocks of a lane. Hence, varying, dynamic sync headers may be used.
  • The invention also relates to an interface, in particular a SERDES source interface, comprising a gearbox for deserializing a serial data stream and several data lanes comprising means for prepending a sync header to the data blocks, wherein a sync word generator is provided, generating a sync word for at least one lane. The sync word generator may provide sync words for all the lanes. Buffers may be provided for the data blocks upstream of the means for prepending sync headers to the data blocks, wherein the sync headers are derived from the sync word(s) by means for deriving the sync headers from the sync word.
  • Preferably, the sync word generator is embodied to generate pseudorandom bit sequences as sync words. For each lane a separate sync word generator may be provided. Advantageously, means for header extraction and de-skewing are provided on the chip receiving the parallel data which was prepended with a sync headers derived from a sync word prior to transmission.
  • Further advantages can be extracted from the description and the enclosed drawing. The features mentioned above and below can be used in accordance with the invention either individually or collectively in any combination. The embodiments mentioned are not to be understood as exhaustive enumeration but rather have exemplary character for the description of the invention.
  • Drawings
  • The invention is shown in the drawing.
  • Fig. 1
    shows schematically an SFI interface.
    Fig. 2
    shows in a highly schematic fashion the conversion of a serial data stream into a parallel data stream.
    Fig. 3
    shows an embodiment with an alternating bit sequence as sync header.
  • A general block diagram of an SFI interface 1 is shown in Figure 1. It is the interface between a SERDES component 2, a forward-error-correction (FEC) processor 3, and a framer 4. Data flow in the optics-to-system direction is indicated by arrow 5, and in the system-to-optics direction by arrow 6, respectively. Data transfer between the SERDES component 2 and the FEC processor 3 as well as between the FEC processor 3 and the framer 4 is accomplished by means of parallel signals RXDATA[3:0] (receive signals). Data transfer in the opposite direction (transmit signals) is also accomplished by parallel signals TXDATA[3:0].
  • The part of the SFI interface shown in Fig. 2 is, for example, implemented in the SERDES component 2. An incoming serial data stream is inputted to a gearbox 10, where the serial data stream is demultiplexed to 4 bit lanes 11 - 14 of the receive data bus 15 in a round-robin fashion. The lanes 11 - 14 comprise fixed length, in particular 64-bit, data blocks. In each lane 11 - 14 a sync header is prepended to each data block by sync header prepending means 16 - 19. The sync headers may be a sync word or part of a sync word. In Fig. 2 four data blocks 20 - 23 are shown per lane 11 - 14. The sync headers (sync words or parts of a long sync word, e.g. individual bits of a sync word) are indicated by numerals 24 - 27. In the embodiment, the sync headers 24 - 27 are derived from a sync word generated as a pseudorandom bit sequence in a sync word generator 28. The serial signal received by the gearbox 10 may be scrambled before being inputted to the gearbox 10. After the gearbox 10 the data blocks may be buffered in buffers, in particular in FIFO registers.
  • The embodiment of Fig. 3 differs from that of Fig. 2 in that the data blocks extracted from the serial data stream in gearbox 10 are buffered in buffers 30 - 33. Then the data blocks are prepended with alternating bits as sync headers by sync header prepending means 34 - 37. Hence, data blocks 38, 40 of lane 42 are prepended with a 0 bit as sync header 43, 45 and data blocks 39, 41 are prepended with a 1 bit as sync header 44, 46.

Claims (11)

  1. Method of converting a serial data stream into a parallel data stream in a communications interface, wherein the serial data stream is demultiplexed to a given number of lanes (11 -14, 42) and a sync header (24 - 27, 43 - 46) is prepended to at least one data block (20 - 23, 38 - 41) of at least one lane (11 - 14, 42), characterized in that for at least one lane (11 - 14, 42) a sync word containing one or more bits, excluding the word 01 as static sync header, is given or generated and at least a part of the sync word is used as sync header (24 - 27, 43 - 46), which is prepended to the at least one data block (20 - 23), 38 - 41).
  2. Method according to claim 1, characterized in that the sync word is spread over one or more sync headers (24 - 27, 43 - 46).
  3. Method according to claim 1, characterized in that the sync header contains several sync header blocks, each block containing a given number of bits of the sync word or each block containing the sync word.
  4. Method according to claim 1, characterized in that the sync word is a pseudorandom bit sequence.
  5. Method according to claim 1, characterized in that the same sync word is used in all the lanes (11 - 14, 42).
  6. Method according to claim 1, characterized in that a different sync word is given or generated for at least two lanes (11 - 14, 42), in particular for each lane (11 - 14, 42).
  7. Method according to claim 1, characterized in that the same sync header is used for each data block (20 - 23, 38 - 41) of a specific lane (11 - 14, 42).
  8. Method according to claim 1, characterized in that at least for two data blocks (38 - 41) of a lane (42) following one another different sync headers are used.
  9. Interface, in particular SERDES source interface, comprising a gearbox (10) for deserializing a serial data stream and several data lanes (11 - 14, 42) comprising means for prepending a sync header (24 - 27, 43 - 46) to the data blocks (20 - 23, 38 - 41), characterized in that a sync word generator (28) is provided, generating a sync word for at least one lane (11 - 14, 42), wherein means for deriving the sync headers from the sync word are also provided.
  10. Interface according to claim 9, characterized in that the sync word generator (28) is a pseudorandom bit sequence generator.
  11. Interface according to claim 9, characterized in that a sync word generator (28) is provided for each lane (11 - 14, 42).
EP05290538A 2005-03-09 2005-03-09 Method of converting a serial data stream to data lanes Withdrawn EP1701460A1 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
EP05290538A EP1701460A1 (en) 2005-03-09 2005-03-09 Method of converting a serial data stream to data lanes
US11/283,719 US20060206642A1 (en) 2005-03-09 2005-11-22 Method of converting a serial data stream to data lanes
RU2005136994/09A RU2005136994A (en) 2005-03-09 2005-11-28 METHOD FOR CONVERTING SERIAL DATA FLOW ON DATA TRANSPORT
CNA2005101272004A CN1832380A (en) 2005-03-09 2005-11-29 Method of converting a serial data stream to data lanes
PCT/EP2005/056308 WO2006094565A1 (en) 2005-03-09 2005-11-29 Method of converting a serial data stream to data lanes

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
EP05290538A EP1701460A1 (en) 2005-03-09 2005-03-09 Method of converting a serial data stream to data lanes

Publications (1)

Publication Number Publication Date
EP1701460A1 true EP1701460A1 (en) 2006-09-13

Family

ID=35159761

Family Applications (1)

Application Number Title Priority Date Filing Date
EP05290538A Withdrawn EP1701460A1 (en) 2005-03-09 2005-03-09 Method of converting a serial data stream to data lanes

Country Status (5)

Country Link
US (1) US20060206642A1 (en)
EP (1) EP1701460A1 (en)
CN (1) CN1832380A (en)
RU (1) RU2005136994A (en)
WO (1) WO2006094565A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3123333A4 (en) * 2014-03-28 2018-01-10 Hewlett Packard Enterprise Development LP Low latency serial data encoding scheme for enhanced burst error immunity

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9014563B2 (en) 2006-12-11 2015-04-21 Cisco Technology, Inc. System and method for providing an Ethernet interface
US8649394B1 (en) * 2010-10-14 2014-02-11 Applied Micro Circuits Corporation Asynchronous extension to serializer/deserializer frame interface (SFI) 4.2
CN103023577A (en) * 2012-12-20 2013-04-03 武汉电信器件有限公司 40Gb/s optical receiving module

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998020655A1 (en) * 1996-11-01 1998-05-14 Telefonaktiebolaget Lm Ericsson (Publ) Multi-frame synchronization for parallel channel transmissions
EP1355465A1 (en) * 2002-04-15 2003-10-22 Broadcom Corporation Robust and scalable de-skew method and apparatus for data path skew control

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2316820A1 (en) * 1975-07-03 1977-01-28 Telecommunications Sa METHOD OF DIGITAL TRANSMISSION OF VIDEO SIGNALS CODES
US4701939A (en) * 1985-04-01 1987-10-20 General Electric Company Method and apparatus for obtaining reliable synchronization over a noisy channel
US7286572B2 (en) * 2003-01-10 2007-10-23 Sierra Monolithics, Inc. Highly integrated, high-speed, low-power serdes and systems

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO1998020655A1 (en) * 1996-11-01 1998-05-14 Telefonaktiebolaget Lm Ericsson (Publ) Multi-frame synchronization for parallel channel transmissions
EP1355465A1 (en) * 2002-04-15 2003-10-22 Broadcom Corporation Robust and scalable de-skew method and apparatus for data path skew control

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
THE OPTICAL INTERNETWORKING FORUM (OIF): "SERDES Framer Interface Level 4 (SFI-4) Phase 2: Implementation Agreement for 10Gb/s Interface for Physical Layer Devices", April 2002, THE OPTICAL INTERNETWORKING FORUM, AVAILABLE AT HTTP://WWW.OIFORUM.COM/PUBLIC/DOCUMENTS/OIF-SFI4-02.0.PDF, XP002353638 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3123333A4 (en) * 2014-03-28 2018-01-10 Hewlett Packard Enterprise Development LP Low latency serial data encoding scheme for enhanced burst error immunity

Also Published As

Publication number Publication date
RU2005136994A (en) 2007-06-10
WO2006094565A1 (en) 2006-09-14
US20060206642A1 (en) 2006-09-14
CN1832380A (en) 2006-09-13

Similar Documents

Publication Publication Date Title
US7498965B2 (en) High speed transmission system
US7751411B2 (en) System interface for cell and/or packet transfer
US7515614B1 (en) Source synchronous link with clock recovery and bit skew alignment
EP0397142A1 (en) Parallel frame synchronization circuit
EP0600380B1 (en) Method and device for detection and correction of errors in ATM cell headers
US9647781B2 (en) Data reception device, marker information extraction method, and marker position detection method
JP2007274122A (en) Parallel conversion circuit
US6539051B1 (en) Parallel framer and transport protocol with distributed framing and continuous data
JP2007502570A (en) Automatic realignment of multiple serial byte lanes
EP1701460A1 (en) Method of converting a serial data stream to data lanes
US6578153B1 (en) System and method for communications link calibration using a training packet
US7515613B2 (en) Data transmission apparatus and data transmission method
US7920079B2 (en) Serial signal receiving device, serial transmission system and serial transmission method
EP3039835B1 (en) Efficient high speed adc interface design
US7684442B2 (en) Method and circuit for processing data in communication networks
EP1142241A1 (en) Communications system and associated deskewing methods
US6819683B2 (en) Communications system and associated deskewing and word framing methods
US6804316B1 (en) Methods and system for performing frame recovery in a network
US20020191721A1 (en) Data transmission system
US20030118184A1 (en) Parallel distributed sample descrambling apparatus of passive optical network and method thereof
US7336666B1 (en) Data transport for bit-interleaved streams supporting lane identification with invalid streams
KR20190096728A (en) Apparatus and Method for Synchronization and Alignment Using Scrambler and Descrambler
US6889272B1 (en) Parallel data bus with bit position encoded on the clock wire
US6981206B1 (en) Method and apparatus for generating parity values
US5684849A (en) Digital circuit for detecting coincidence of two successive words of incoming serial data and a method thereof

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU MC NL PL PT RO SE SI SK TR

AX Request for extension of the european patent

Extension state: AL BA HR LV MK YU

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: ALCATEL LUCENT

AKX Designation fees paid
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20070314

REG Reference to a national code

Ref country code: DE

Ref legal event code: 8566