DE3689538T2 - Integrierte Schaltung und Optimierungsverfahren dafür. - Google Patents

Integrierte Schaltung und Optimierungsverfahren dafür.

Info

Publication number
DE3689538T2
DE3689538T2 DE3689538T DE3689538T DE3689538T2 DE 3689538 T2 DE3689538 T2 DE 3689538T2 DE 3689538 T DE3689538 T DE 3689538T DE 3689538 T DE3689538 T DE 3689538T DE 3689538 T2 DE3689538 T2 DE 3689538T2
Authority
DE
Germany
Prior art keywords
integrated circuit
optimization process
optimization
integrated
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE3689538T
Other languages
English (en)
Other versions
DE3689538D1 (de
Inventor
Alfred Earl Dunlop
John Philip Fishburn
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
American Telephone and Telegraph Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by American Telephone and Telegraph Co Inc filed Critical American Telephone and Telegraph Co Inc
Publication of DE3689538D1 publication Critical patent/DE3689538D1/de
Application granted granted Critical
Publication of DE3689538T2 publication Critical patent/DE3689538T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q10/00Administration; Management
    • G06Q10/04Forecasting or optimisation specially adapted for administrative or management purposes, e.g. linear programming or "cutting stock problem"
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/32Circuit design at the digital level
    • G06F30/327Logic synthesis; Behaviour synthesis, e.g. mapping logic, HDL to netlist, high-level language to RTL or netlist
DE3689538T 1985-11-15 1986-11-07 Integrierte Schaltung und Optimierungsverfahren dafür. Expired - Lifetime DE3689538T2 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/798,557 US4827428A (en) 1985-11-15 1985-11-15 Transistor sizing system for integrated circuits
SG44094A SG44094G (en) 1985-11-15 1994-03-25 Integrated circuit and optimization method therefore

Publications (2)

Publication Number Publication Date
DE3689538D1 DE3689538D1 (de) 1994-02-24
DE3689538T2 true DE3689538T2 (de) 1994-06-09

Family

ID=26663988

Family Applications (1)

Application Number Title Priority Date Filing Date
DE3689538T Expired - Lifetime DE3689538T2 (de) 1985-11-15 1986-11-07 Integrierte Schaltung und Optimierungsverfahren dafür.

Country Status (6)

Country Link
US (1) US4827428A (de)
EP (1) EP0223526B1 (de)
CA (1) CA1258911A (de)
DE (1) DE3689538T2 (de)
HK (1) HK104694A (de)
SG (1) SG44094G (de)

Families Citing this family (104)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6432337A (en) * 1987-07-29 1989-02-02 Hitachi Ltd Method for instructing influence of program change
US5684723A (en) * 1987-11-16 1997-11-04 Fujitsu Limited Device simulation method and device simulator
US5003487A (en) * 1988-06-28 1991-03-26 International Business Machines Corporation Method and apparatus for performing timing correction transformations on a technology-independent logic model during logic synthesis
DE4090021T (de) * 1989-01-13 1991-11-21
US5111413A (en) * 1989-03-24 1992-05-05 Vantage Analysis Systems, Inc. Computer-aided engineering
US5157668A (en) * 1989-07-05 1992-10-20 Applied Diagnostics, Inc. Method and apparatus for locating faults in electronic units
US5477467A (en) * 1989-07-17 1995-12-19 Motorola, Inc. Shrinkable BiCMOS circuit layout
JP2901087B2 (ja) * 1989-10-17 1999-06-02 株式会社東芝 半導体集積回路の電源配線設計方法及び電源配線設計装置
US5175843A (en) * 1989-10-30 1992-12-29 General Electric Company Computer-aided design method for restructuring computational networks to minimize shimming delays
US5218551A (en) * 1990-04-30 1993-06-08 International Business Machines Corporation Timing driven placement
US5121003A (en) * 1990-10-10 1992-06-09 Hal Computer Systems, Inc. Zero overhead self-timed iterative logic
US5459673A (en) * 1990-10-29 1995-10-17 Ross Technology, Inc. Method and apparatus for optimizing electronic circuits
US5367469A (en) * 1990-12-13 1994-11-22 Vlsi Technology, Inc. Predictive capacitance layout method for integrated circuits
JPH04237143A (ja) * 1991-01-22 1992-08-25 Rohm Co Ltd 論理回路のレイアウトパターン検証方法
JPH05181930A (ja) * 1991-04-26 1993-07-23 Motorola Inc 順次回路の特性決定
US5392221A (en) * 1991-06-12 1995-02-21 International Business Machines Corporation Procedure to minimize total power of a logic network subject to timing constraints
US5305229A (en) * 1991-09-06 1994-04-19 Bell Communications Research, Inc. Switch-level timing simulation based on two-connected components
WO1993008598A1 (en) * 1991-10-17 1993-04-29 Fujitsu Limited Method for optimizing delay time
US5548526A (en) * 1992-03-11 1996-08-20 Vlsi Technology, Inc. Timing model and characterization system for logic simulation of integrated circuits
WO1993024895A2 (en) * 1992-06-04 1993-12-09 Xilinx, Inc. Timing driven method for laying out a user's circuit onto a programmable integrated circuit device
EP0610626A3 (de) * 1993-01-28 1995-02-08 Advanced Micro Devices Inc Verfahren zur Simulation einer integrierten Schaltung.
US5436849A (en) * 1993-02-09 1995-07-25 International Business Machines Corporation Incremental logic synthesis system for efficient revision of logic circuit designs
JP2601168B2 (ja) * 1993-03-30 1997-04-16 日本電気株式会社 順次回路をリタイミングする方法および再設計する方法
US5508937A (en) * 1993-04-16 1996-04-16 International Business Machines Corporation Incremental timing analysis
US5654898A (en) * 1993-05-10 1997-08-05 Cascade Design Automation Corporation Timing-driven integrated circuit layout through device sizing
US5687088A (en) * 1993-05-19 1997-11-11 Matsushita Electric Industrial Co., Ltd. Net list for use in logic simulation and back annotation method of feedbacking delay information obtained through layout design to logic simulation
US5596505A (en) * 1993-07-23 1997-01-21 Vlsi Technology, Inc. Estimation of pin-to-pin timing for compiled blocks
US5581475A (en) * 1993-08-13 1996-12-03 Harris Corporation Method for interactively tailoring topography of integrated circuit layout in accordance with electromigration model-based minimum width metal and contact/via rules
US5481469A (en) * 1993-09-13 1996-01-02 Vlsi Technology, Inc. Automatic power vector generation for sequential circuits
US5510999A (en) * 1993-10-06 1996-04-23 Nsoft Systems, Inc. Multiple source equalization design for gate arrays and embedded arrays
US5500805A (en) * 1993-10-06 1996-03-19 Nsoft Systems, Inc. Multiple source equalization design utilizing metal interconnects for gate arrays and embedded arrays
US5563801A (en) * 1993-10-06 1996-10-08 Nsoft Systems, Inc. Process independent design for gate array devices
JP3153403B2 (ja) * 1993-12-28 2001-04-09 富士通株式会社 半導体集積回路の遅延時間計算装置
US5517649A (en) * 1994-04-19 1996-05-14 Maxtor Corporation Adaptive power management for hard disk drives
US5640328A (en) * 1994-04-25 1997-06-17 Lam; Jimmy Kwok-Ching Method for electric leaf cell circuit placement and timing determination
US5636372A (en) * 1994-09-30 1997-06-03 International Business Machines Corporation Network timing analysis method which eliminates timing variations between signals traversing a common circuit path
US5515302A (en) * 1994-11-07 1996-05-07 Motorola, Inc. Method for identifying excessive power consumption sites within a circuit
US5615127A (en) * 1994-11-30 1997-03-25 International Business Machines Corporation Parallel execution of a complex task partitioned into a plurality of entities
US6272668B1 (en) 1994-12-14 2001-08-07 Hyundai Electronics America, Inc. Method for cell swapping to improve pre-layout to post-layout timing
US5612636A (en) * 1995-01-19 1997-03-18 Texas Instruments Incorporated Short circuit power optimization for CMOS circuits
JP3245036B2 (ja) * 1995-03-14 2002-01-07 株式会社東芝 集積回路の能動素子サイジング装置およびサイジング方法
US5703798A (en) * 1995-04-25 1997-12-30 Mentor Graphics Corporation Switch level simulation employing dynamic short-circuit ratio
US5737580A (en) * 1995-04-28 1998-04-07 International Business Machines Corporation Wiring design tool improvement for avoiding electromigration by determining optimal wire widths
US5880967A (en) * 1995-05-01 1999-03-09 Synopsys, Inc. Minimization of circuit delay and power through transistor sizing
US5633807A (en) * 1995-05-01 1997-05-27 Lucent Technologies Inc. System and method for generating mask layouts
US5619420A (en) * 1995-05-04 1997-04-08 Lsi Logic Corporation Semiconductor cell having a variable transistor width
US5910898A (en) * 1995-12-14 1999-06-08 Viewlogic Systems, Inc. Circuit design methods and tools
US5724250A (en) * 1996-02-07 1998-03-03 Unisys Corporation Method and apparatus for performing drive strength adjust optimization in a circuit design
US5841672A (en) * 1996-02-13 1998-11-24 Vlsi Technology, Inc. Method and apparatus for verifying signal timing of electrical circuits
US5787008A (en) * 1996-04-10 1998-07-28 Motorola, Inc. Simulation corrected sensitivity
US5751593A (en) * 1996-04-10 1998-05-12 Motorola, Inc. Accurate delay prediction based on multi-model analysis
US5790415A (en) * 1996-04-10 1998-08-04 Pullela; Satyamurthy Complementary network reduction for load modeling
JP3346982B2 (ja) * 1996-06-13 2002-11-18 株式会社東芝 集積回路のレイアウト生成装置及びその方法
JPH1092942A (ja) * 1996-09-18 1998-04-10 Toshiba Corp 半導体集積回路の最適化装置とその最適化方法
US6023567A (en) * 1996-10-07 2000-02-08 International Business Machines Corporation Method and apparatus for verifying timing rules for an integrated circuit design
US6185723B1 (en) 1996-11-27 2001-02-06 International Business Machines Corporation Method for performing timing analysis of a clock-shaping circuit
US6014510A (en) * 1996-11-27 2000-01-11 International Business Machines Corporation Method for performing timing analysis of a clock circuit
US5946475A (en) * 1997-01-21 1999-08-31 International Business Machines Corporation Method for performing transistor-level static timing analysis of a logic circuit
US5903471A (en) * 1997-03-03 1999-05-11 Motorola, Inc. Method for optimizing element sizes in a semiconductor device
US6074429A (en) * 1997-03-03 2000-06-13 Motorola, Inc. Optimizing combinational circuit layout through iterative restructuring
US6393601B1 (en) 1997-04-14 2002-05-21 Matsushita Electric Industrial Co., Ltd. Layout designing apparatus for integrated circuit, transistor size determining apparatus, circuit characteristic evaluating method, and transistor size determining method
US6289490B1 (en) 1997-10-31 2001-09-11 The Board Of Trustees Of The Leland Stanford Junior University Optimization of integrated circuit properties through constraints using a dominant time constant
US6128769A (en) * 1997-12-31 2000-10-03 Intel Corporation Method for analyzing and efficiently reducing signal cross-talk noise
US6175949B1 (en) * 1998-03-24 2001-01-16 International Business Machines Corporation Method and system for selecting sizes of components for integrated circuits
US6269277B1 (en) * 1998-07-27 2001-07-31 The Leland Stanford Junior University Board Of Trustees System and method for designing integrated circuits
US6269468B1 (en) 1999-03-02 2001-07-31 International Business Machines Corporation Split I/O circuit for performance optimization of digital circuits
US6311145B1 (en) * 1999-06-17 2001-10-30 The Board Of Trustees Of The Leland Stanford Junior University Optimal design of an inductor and inductor circuit
US7299459B1 (en) 2000-01-19 2007-11-20 Sabio Labs, Inc. Parser for signomial and geometric programs
US6629301B1 (en) 2000-09-15 2003-09-30 Sun Microsystems, Inc. Determining transistor widths using the theory of logical effort
US6966046B2 (en) * 2001-04-24 2005-11-15 International Business Machines Corporation CMOS tapered gate and synthesis method
US7065727B2 (en) * 2001-04-25 2006-06-20 Barcelona Design, Inc. Optimal simultaneous design and floorplanning of integrated circuit
US6728942B2 (en) 2001-06-12 2004-04-27 Conexant Systems, Inc. Method and system for predictive MOSFET layout generation with reduced design cycle
NL1019078C1 (nl) * 2001-10-01 2003-04-02 G Van Der Drift Glaszettersbed Kasconstructie.
US6640331B2 (en) * 2001-11-29 2003-10-28 Sun Microsystems, Inc. Decoupling capacitor assignment technique with respect to leakage power
US6954921B2 (en) * 2002-03-05 2005-10-11 Barcelona Design, Inc. Method and apparatus for automatic analog/mixed signal system design using geometric programming
US20030191611A1 (en) * 2002-04-05 2003-10-09 Hershenson Maria Del Mar Behavioral circuit modeling for geometric programming
US6909330B2 (en) * 2002-04-07 2005-06-21 Barcelona Design, Inc. Automatic phase lock loop design using geometric programming
WO2003088102A2 (en) * 2002-04-10 2003-10-23 Barcelona Design, Inc. Method and apparatus for efficient semiconductor process evaluation
US6880133B2 (en) * 2002-05-15 2005-04-12 Sonics, Inc. Method and apparatus for optimizing distributed multiplexed bus interconnects
US7093208B2 (en) * 2003-05-12 2006-08-15 International Business Machines Corporation Method for tuning a digital design for synthesized random logic circuit macros in a continuous design space with optional insertion of multiple threshold voltage devices
US7879538B2 (en) * 2003-09-24 2011-02-01 Cadence Design Systems, Inc. Frequency division multiplexing (FDM) lithography
US7360191B2 (en) * 2003-11-06 2008-04-15 Clear Shape Technologies, Inc. Delta information design closure integrated circuit fabrication
EP1683188A4 (de) * 2003-11-06 2008-08-06 Clear Shape Technologies Inc Delta-informations-entwurfs-abschluss bei der herstellung integrierter schaltungen
US7735048B1 (en) * 2003-11-24 2010-06-08 Cadence Design Systems, Inc. Achieving fast parasitic closure in a radio frequency integrated circuit synthesis flow
SE526267C2 (sv) * 2003-12-05 2005-08-09 Alfa Exx Ab Optisk mätanordning
US7448012B1 (en) 2004-04-21 2008-11-04 Qi-De Qian Methods and system for improving integrated circuit layout
US7114134B2 (en) * 2004-05-27 2006-09-26 Veri Silicon Holdings, Co. Ltd Automatic circuit design method with a cell library providing transistor size information
US7254802B2 (en) * 2004-05-27 2007-08-07 Verisilicon Holdings, Co. Ltd. Standard cell library having cell drive strengths selected according to delay
US20050278659A1 (en) * 2004-05-27 2005-12-15 Xiaonan Zhang Cell library providing transistor size information for automatic circuit design
US7426710B2 (en) * 2004-05-27 2008-09-16 Verisilicon Holdings, Co. Ltd. Standard cell library having cell drive strengths selected according to delay
US7350164B2 (en) * 2004-06-04 2008-03-25 Carnegie Mellon University Optimization and design method for configurable analog circuits and devices
US7458041B2 (en) * 2004-09-30 2008-11-25 Magma Design Automation, Inc. Circuit optimization with posynomial function F having an exponent of a first design parameter
US20060242618A1 (en) * 2005-02-14 2006-10-26 Yao-Ting Wang Lithographic simulations using graphical processing units
US7385988B2 (en) * 2005-02-28 2008-06-10 Cisco Technology, Inc. Method and apparatus for limiting VPNv4 prefixes per VPN in an inter-autonomous system environment
JP2006268479A (ja) * 2005-03-24 2006-10-05 Fujitsu Ltd 設計支援装置、設計支援方法、設計支援プログラム、および記録媒体
WO2007050799A2 (en) * 2005-10-24 2007-05-03 Clearshape Technologies, Inc. Incorporating manufacturing variations in the analysis of integrated circuit design
US7350171B2 (en) * 2005-11-17 2008-03-25 Lizheng Zhang Efficient statistical timing analysis of circuits
US7669161B2 (en) * 2007-06-22 2010-02-23 Synopsys, Inc. Minimizing effects of interconnect variations in integrated circuit designs
US8799840B1 (en) * 2008-02-14 2014-08-05 Cadence Design Systems, Inc. Branch and bound techniques for computation of critical timing conditions
US20100042564A1 (en) * 2008-08-15 2010-02-18 Beverly Harrison Techniques for automatically distingusihing between users of a handheld device
US8630963B2 (en) * 2011-07-01 2014-01-14 Intel Corporation Automatic user identification from button presses recorded in a feature vector
US8527935B1 (en) 2013-01-07 2013-09-03 Freescale Semiconductor, Inc System for reducing power consumption of electronic circuit
US8762922B1 (en) 2013-10-13 2014-06-24 Freescale Semiconductor, Inc. System for reducing leakage power of electronic circuit
US9230050B1 (en) 2014-09-11 2016-01-05 The United States Of America, As Represented By The Secretary Of The Air Force System and method for identifying electrical properties of integrate circuits

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4198697A (en) * 1978-06-15 1980-04-15 Texas Instruments Incorporated Multiple dummy cell layout for MOS random access memory
US4587480A (en) * 1982-06-17 1986-05-06 Storage Technology Partners Delay testing method for CMOS LSI and VLSI integrated circuits
US4495628A (en) * 1982-06-17 1985-01-22 Storage Technology Partners CMOS LSI and VLSI chips having internal delay testing capability
US4698760A (en) * 1985-06-06 1987-10-06 International Business Machines Method of optimizing signal timing delays and power consumption in LSI circuits

Also Published As

Publication number Publication date
CA1258911A (en) 1989-08-29
JPS6316651A (ja) 1988-01-23
SG44094G (en) 1995-03-17
DE3689538D1 (de) 1994-02-24
EP0223526B1 (de) 1994-01-12
EP0223526A2 (de) 1987-05-27
US4827428A (en) 1989-05-02
EP0223526A3 (en) 1988-09-07
HK104694A (en) 1994-10-07

Similar Documents

Publication Publication Date Title
DE3689538T2 (de) Integrierte Schaltung und Optimierungsverfahren dafür.
KR880700419A (ko) 집적회로
DE3670154D1 (de) Elektronisches hubodometer.
DE3688088D1 (de) Integrierte halbleiterschaltung.
DE3678808D1 (de) Induktive schaltungsanordnungen.
KR880700420A (ko) 집적회로
DE3650005T2 (de) Entwerfungsunterstützungsverfahren und Gerät dafür.
DE3680818D1 (de) Orthopaedische vorrichtung.
DE3650246T2 (de) Entwicklungsverfahren und Gerät.
ATE58729T1 (de) Antianaphylaktische und antibronchospastische n- benzhydrylcycloalkylalkananilide.
DE3685071D1 (de) Integrierte halbleiterschaltung.
DE3680774D1 (de) Integriertes halbleiterbauelement.
DE3685759T2 (de) Integrierte halbleiterschaltung.
DE3679928D1 (de) Monolitisch integrierte mikrowellenschaltungsanordnung.
DE3679764D1 (de) Zaepfchen und grundlage dafuer.
DE3684364D1 (de) Integrierte halbleiterschaltung.
DE3669793D1 (de) Halbleiterkreiseinrichtung.
DE69023469T2 (de) Integrierte Schaltung und Herstellungsverfahren dafür.
DE3680050D1 (de) Programmierbare halbleiterfestwertspeicheranordnung.
DE3689023D1 (de) Wellenformverarbeitungsschaltung.
DE3788589D1 (de) Lötverfahren und Gerät.
DE3650049T2 (de) Lötverfahren.
NO874048D0 (no) Liggeplate for bestraalingshvileseng.
DE3676531D1 (de) Elektronisches geraet.
IT8619722A0 (it) Disposizione circuitale.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8328 Change in the person/name/address of the agent

Free format text: BLUMBACH, KRAMER & PARTNER, 65193 WIESBADEN