DE1947654C3 - Schaltungsanordnung zur Bit Syn chronisierung fur den Decoder eines PCM Systems - Google Patents
Schaltungsanordnung zur Bit Syn chronisierung fur den Decoder eines PCM SystemsInfo
- Publication number
- DE1947654C3 DE1947654C3 DE19691947654 DE1947654A DE1947654C3 DE 1947654 C3 DE1947654 C3 DE 1947654C3 DE 19691947654 DE19691947654 DE 19691947654 DE 1947654 A DE1947654 A DE 1947654A DE 1947654 C3 DE1947654 C3 DE 1947654C3
- Authority
- DE
- Germany
- Prior art keywords
- stage
- pulses
- clock
- decoder
- clock generator
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 230000005540 biological transmission Effects 0.000 claims description 2
- 101710150104 Sensory rhodopsin-1 Proteins 0.000 claims 1
- 238000001208 nuclear magnetic resonance pulse sequence Methods 0.000 claims 1
- 230000007704 transition Effects 0.000 description 4
- 239000013256 coordination polymer Substances 0.000 description 3
- 230000001360 synchronised effect Effects 0.000 description 2
- 108091006634 SLC12A5 Proteins 0.000 description 1
- 102100034250 Solute carrier family 12 member 5 Human genes 0.000 description 1
- 230000033228 biological regulation Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| GB4508768A GB1223585A (en) | 1968-09-23 | 1968-09-23 | Bit synchronisation in p.c.m. systems |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| DE1947654A1 DE1947654A1 (de) | 1970-03-26 |
| DE1947654B2 DE1947654B2 (de) | 1973-05-03 |
| DE1947654C3 true DE1947654C3 (de) | 1973-11-15 |
Family
ID=10435832
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19691947654 Expired DE1947654C3 (de) | 1968-09-23 | 1969-09-19 | Schaltungsanordnung zur Bit Syn chronisierung fur den Decoder eines PCM Systems |
Country Status (8)
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5215136A (en) * | 1975-07-25 | 1977-02-04 | Karakawa Mokuzai Kougiyou Kk | Building material |
| JPS58130539U (ja) * | 1982-02-27 | 1983-09-03 | 松下電工株式会社 | 天井回り縁 |
| JPS6296429U (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) * | 1985-12-09 | 1987-06-19 |
-
1968
- 1968-09-23 GB GB4508768A patent/GB1223585A/en not_active Expired
-
1969
- 1969-09-19 DE DE19691947654 patent/DE1947654C3/de not_active Expired
- 1969-09-22 JP JP44074725A patent/JPS4834342B1/ja active Pending
- 1969-09-23 NL NL6914456A patent/NL6914456A/xx unknown
- 1969-09-23 AT AT901569A patent/AT301621B/de not_active IP Right Cessation
- 1969-09-23 BE BE739229D patent/BE739229A/xx unknown
- 1969-09-23 CH CH1433369A patent/CH499243A/de not_active IP Right Cessation
- 1969-09-23 FR FR6932354A patent/FR2018685A1/fr not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| BE739229A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1970-03-23 |
| AT301621B (de) | 1972-09-11 |
| JPS4834342B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1973-10-20 |
| NL6914456A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1970-03-25 |
| DE1947654B2 (de) | 1973-05-03 |
| DE1947654A1 (de) | 1970-03-26 |
| GB1223585A (en) | 1971-02-24 |
| CH499243A (de) | 1970-11-15 |
| FR2018685A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1970-06-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE2541163A1 (de) | Phasen- und/oder frequenzkomparator | |
| DE69332333T2 (de) | Synchronisierungsschaltung | |
| EP0588112A1 (de) | Anordnung zur Taktrückgewinnung | |
| DE69030192T2 (de) | Synchronisationsschaltung | |
| DE2119091A1 (de) | Spannungsgesteuerter Taktgenerator | |
| DE2619964A1 (de) | Anordnung zur impuls-zeitlagekorrektur | |
| DE1947654C3 (de) | Schaltungsanordnung zur Bit Syn chronisierung fur den Decoder eines PCM Systems | |
| DE1774567B2 (de) | Schaltung zum Ausblenden von binären Datenimpulsen einer Eingangsimpulsfolge | |
| DE69102273T2 (de) | Impulsfrequenzteiler für einen synchronen digitalen takt. | |
| DE2521403C3 (de) | Schaltungsanordnung zum Synchronisieren eines Ausgangssignals im Takte eines periodischen impulsförmigen Eingangssignals | |
| EP0262609A2 (de) | Digitaler Phasenregelkreis | |
| DE3234576C2 (de) | Digitaler Phasenregelkreis zur Synchronisierung beim Empfang binärer Signale | |
| DE3832330C2 (de) | Schaltungsanordnung zur Ableitung von horizontalfrequenten und veritikalfrequenten Impulsen | |
| DE2935353C2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
| DE2627830C2 (de) | System zur Verzögerung eines Signals | |
| EP0408969B1 (de) | Einrichtung zum Laufzeitausgleich und zur Jitterbereinigung eines empfangenen Datensignals | |
| DD44179B1 (de) | Farbfernsehsystem | |
| CH647366A5 (de) | Kodiereinrichtung fuer binaere datensignale und dekodiereinrichtung fuer diese datensignale. | |
| DE10258406B4 (de) | Verfahren zur Detektion der Phasenlage eines Signals in Bezug auf ein Digitalsignal und Phasendetektoranordnung | |
| DE4142825A1 (de) | Synchronisierter taktgenerator | |
| DE2829429C2 (de) | Verfahren und Anordnung zur weichen Phasenumtastung einer Trägerschwingung | |
| DE2841709C2 (de) | Schaltungsanordnung für aus gleichartigen Kettengliedern modulartig aufgebaute binäre Zähler oder Frequenzteiler für impulsförmige Signale der Nachrichtentechnik | |
| DE2462087B2 (de) | Verfahren und Schaltungsanordnung zur Erzeugung einer synchronen Taktimpulsfolge | |
| DE1950134C3 (de) | PAL-Fernseh-Vertikal-Austastimpulsgenerator | |
| DE19860964B4 (de) | Taktgenerator |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C3 | Grant after two publication steps (3rd publication) |