CN1287382A - 半导体装置及其安装结构 - Google Patents
半导体装置及其安装结构 Download PDFInfo
- Publication number
- CN1287382A CN1287382A CN00118760A CN00118760A CN1287382A CN 1287382 A CN1287382 A CN 1287382A CN 00118760 A CN00118760 A CN 00118760A CN 00118760 A CN00118760 A CN 00118760A CN 1287382 A CN1287382 A CN 1287382A
- Authority
- CN
- China
- Prior art keywords
- mentioned
- base plate
- packaging
- face
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/141—One or more single auxiliary printed circuits mounted on a main printed circuit, e.g. modules, adapters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
- H01L23/4334—Auxiliary members in encapsulations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49861—Lead-frames fixed on or encapsulated in insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0652—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49175—Parallel arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/15—Position of the PCB during processing
- H05K2203/1572—Processing both sides of a PCB by the same process; Providing a similar arrangement of components on both sides; Making interlayer connections from two sides
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/3447—Lead-in-hole components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/36—Assembling printed circuits with other printed circuits
- H05K3/366—Assembling printed circuits with other printed circuits substantially perpendicularly to each other
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Combinations Of Printed Boards (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
Abstract
在本发明的半导体装置的安装结构中,在以引线引脚(9)从1个侧端面突出的方式设置的封装基板(13)的表面、背面这两侧的主表面上分别设置半导体芯片(12),使封装基板(13)的安装了引线引脚(9)的面朝向安装基板(3),垂直于安装基板(3)而被安装。按照该结构,可提供能高效率地安装半导体芯片的半导体装置。
Description
本发明涉及具备用于安装多个半导体芯片的封装基板和安装基板的半导体装置及其安装结构。
迄今为止,采用了在安装基板上设置封装基板来使用的半导体装置,在该封装基板上设置了半导体芯片。在现有的半导体装置中,如图14~图17中示出的QFP-LSI(四方扁平封装-大规模集成电路)101、102那样,通过管心底座107在封装基板108的一个主表面上设置了1个半导体芯片105。此外,连接到半导体芯片105内部的电极上的导线106与设置在封装基板108的侧端面上的引线引脚109连接。此外,引线引脚109和半导体芯片105被模塑材料104覆盖,被固定在封装基板108上。如图17中所示,该QFP-LSI 101、102的没有设置半导体芯片105的一侧的面朝向安装基板103而被安装。
每个上述QFP-LSI 101、102,如图17中所示,必须在安装基板103的上表面上占有a×b的面积。由此,为了在安装基板103上设置n个QFP-LSI,需要n×a×b的安装基板面积,为了将电信号送到QFP-LSI上,需要用于设置与QFP-LSI的引线引脚连接的布线的布线区域面积。
这样,在现有的QFP-LSI中,占有安装基板的面积随半导体芯片的个数的增加而增加。此外,随着被设置的QFP-LSI的增加,引线引脚的数目也增加,产生了在安装基板上的布线的混杂的问题。再者,在与半导体元件的高速化的同时被高集成化的半导体装置中,必须处理从半导体芯片排出的热,但在如上述那样的QFP-LSI的结构中,为了进一步的散热,必须附加散热片或风扇。
本发明的目的在于,为了解决上述问题而提供一种通过垂直于安装基板来安装封装基板,能高效率地安装半导体芯片的半导体装置及其安装结构。
为了达到上述目的的本发明的半导体装置具备:封装基板,具有互相成为表面、背面的第1和第2主表面及侧端面;半导体芯片,分别被设置在第1和第2主表面上;以及导电性地连接用的引线引脚,被设置在侧端面上,在与第1和第2主表面大致平行的一个方向上延伸。
按照该结构,通过使设置了封装基板的引线引脚的面朝向安装基板来安装,可垂直于安装基板来安装封装基板。由此,通过分别在封装基板的两面上安装半导体芯片,可在垂直于安装基板的方向上设置多个半导体装置。因此,在安装n个半导体芯片的情况下,封装基板在安装基板上占有的面积比如现有技术那样只在封装基板的一个主表面上设置半导体芯片、使没有设置半导体芯片的面朝向安装基板而被安装半导体装置的占有面积小。其结果,由于能在相同的安装基板面积上设置数目更多的半导体芯片,故可在平面上高集成化地安装半导体装置。
此外,通过在封装基板的第1和第2主表面的至少一方上设置多个半导体芯片,通过在垂直于安装基板的方向上使半导体芯片的安装个数增加,可在相同的安装基板面积上设置数目更多的半导体芯片。其结果,可在平面上更加高集成化地安装半导体装置。
此外,通过将传送共用信号的被设置在封装基板上的2个以上的半导体芯片的引线引脚归纳为1个,可削减整体的引线引脚的数目。
此外,在本发明的半导体装置中,通过直接在构成封装基板的主表面的表面和背面这两者上设置半导体芯片,没有必要作成在把只在主表面的一方上设有半导体芯片的封装基板设置到插座等中之后,设置到安装基板上的迄今被使用的安装结构。因此,可谋求降低部件数目,同时,可简化制造工序。
在本发明的半导体装置的优选实施例中,设置了半导体芯片的接地用平板,使其从侧端面中的设置了引线引脚的区域以外的规定的区域突出。
通过作成这样的结构,可利用接地用平板对在半导体芯片内产生的热进行散热。此外,由于通过使接地用平板实现大型化而扩大了接地面积,故可降低阻抗。其结果可减少在半导体装置的内部和外部产生的噪声的影响。
较为理想的是,在将封装基板安装到安装基板上的状态下,在与该安装基板相对的面与安装基板之间留下能插入其它半导体装置的间隙的形态下,接地用平板从封装基板的侧端面突出。
通过作成这样的结构,由于能在上述间隙中在安装基板上与没有设置半导体芯片的面相接来设置迄今所使用那样的只在单面上设置了半导体芯片的其它封装基板,故可在相同的安装基板面积上设置数目更多的半导体芯片。其结果,可更加高集成化地安装半导体装置。
在本发明的半导体装置的其它优选实施例中,在侧端面中的设置了引线引脚的区域以外的区域中设置了半导体芯片的接地用引脚。
通过作成这样的结构,可作成垂直于安装基板的主表面安装多个半导体装置并利用接地用平板导电性地连接了多个半导体装置的接地用引脚相互间的安装结构。由此,可将接地用平板作为散热基板来使用,同时,利用因接地面积扩大可降低阻抗这一点,可减少在半导体装置的内部和外部产生的噪声的影响。
图1是示出在本发明的实施例1中的半导体装置中,在封装基板的第1主表面和第2主表面这两者上设置了半导体芯片的状态的剖面图。
图2是示出在本发明的实施例1中的半导体装置中,设置了半导体芯片的第1主表面的图。
图3是示出在本发明的实施例1中的半导体装置中,设置了半导体芯片的第2主表面的图。
图4是示出在本发明的实施例1中的半导体装置中,垂直于安装基板安装了封装基板的状态的斜视图。
图5是示出在本发明的实施例1中的半导体装置中,在封装基板的第1主表面和第2主表面这两者上设置了半导体芯片的状态下竖直地立起的状态的正视图。
图6是示出在本发明的实施例1中的半导体装置中,在封装基板的第1主表面上设置了多个半导体芯片的状态的图。
图7是示出在本发明的实施例1中的半导体装置中,在封装基板的第1主表面和第2主表面上设置了多个半导体芯片的状态的正视图。
图8是示出在本发明的实施例1中的半导体装置中,在封装基板的第2主表面上设置了多个半导体芯片的状态的图。
图9是示出在本发明的实施例2中的半导体装置中,在封装基板的侧端面上设置了接地用平板的状态的剖面图。
图10是示出在本发明的实施例2中的半导体装置中,在封装基板的侧端面上设置了接地用平板的状态的第1主表面的图。
图11是示出在本发明的实施例2中的半导体装置中,在封装基板的侧端面上设置了接地用平板的状态下竖直地立起封装基板的状态的正视图。
图12是示出在本发明的实施例2中的半导体装置中,在封装基板的侧端面上设置了接地用平板的状态的第2主表面的图。
图13是示出在本发明的实施例3中的半导体装置中,利用接地用平板导电性地连接垂直于安装基板安装的2个封装基板的接地用的引脚相互间的状态的图。
图14是示出在现有的半导体装置中,只在封装基板的一个主表面上设置了半导体芯片的状态的剖面的图。
图15是示出在只在封装基板的一个主表面上设置了半导体芯片的现有的半导体装置中,设置了半导体芯片的面的图。
图16是示出在只在封装基板的一个主表面上设置了半导体芯片的现有的半导体装置中,没有设置半导体芯片的面的图。
图17是示出在现有的半导体装置中,平行于安装基板设置了多个半导体芯片的状态的图。
以下,根据附图说明本发明的实施例。
(实施例1)
首先,使用图1~图8,说明本发明的实施例1中的半导体装置。在本实施例的半导体装置中,如图1~图3中所示,在只在一个侧端面上配置了引线引脚9的封装基板13的表面、背面这两侧的主表面上通过管心底座7设置了半导体芯片11、12。分别利用导线6把半导体芯片11、12与被设置在封装基板13上的封装基板焊区15连接起来。该封装基板焊区15与通过封装基板13内部的内部布线14连接。
此外,内部布线14与从封装基板13的一个侧端面向外部突出的引线引脚9连接。此外,上述半导体芯片11、12、管心底座7、导线6被覆盖封装基板13的表面的模塑材料4覆盖。
再者,如图4和图5中所示,图1~图3中示出的封装基板13使的具有引线引脚9的侧端面朝向并垂直于安装基板3的主面而被安装,封装基板13的在安装基板3上的从平面上看的占有面积为c×d。
在图6~图8中示出了在封装基板13的表面、背面这两侧的主表面上分别设置了各3个半导体芯片16、17、18和半导体芯片19、20、21的形态。在本实施例中,在封装基板13的主表面的表面、背面这两侧分别设置了各3个半导体芯片,但也可以是在封装基板13的表面、背面这两侧的主表面的至少一方上设置了多个半导体芯片的形态。
通过作成这样的结构,通过使封装基板13的设置了引线引脚9的面朝向安装基板3进行安装,可垂直于安装基板3来安装封装基板13。通过在封装基板13的主表面的表面、背面这两面上分别安装半导体芯片11、12,可在垂直于安装基板的方向上设置数目多的半导体装置。因此,在安装n个半导体芯片的情况下,封装基板13在安装基板上占有的面积n×c×d比现有技术中示出的只在一个面上设置半导体芯片的封装基板在安装基板上的占有面积n×a×b小。其结果,由于能在相同的安装基板面积上设置数目多的半导体芯片11、12,故可在平面上高集成化地安装半导体装置。
此外,如果如图6~图8中示出的半导体芯片16、17、18和半导体芯片19、20、21那样在封装基板13的至少一个面上设置多个半导体芯片,则可在相同的平面面积上设置数目多的半导体芯片5。
此外,通过将传送共用信号的被设置在封装基板13上的2个半导体芯片11、12的引线引脚归纳为1个,可削减整体的引线引脚9的数目。
此外,由于通过在封装基板13的表面和背面上直接设置半导体芯片11、12,即使不作成在把只在上述现有技术中的安装结构的一个面上设置了半导体芯片的封装基板设置到插座等中之后设置到安装基板上的现有那样的安装结构也可以解决,故可谋求降低部件数目,同时,可简化制造工序。
(实施例2)
其次,使用图9~图12,说明本发明的实施例2中的半导体装置。本实施例的半导体装置,如图9~图12中所示,在实施例1中已说明的半导体装置中,还设置了接地用平板22,使其分别从封装基板13的安装了引线引脚9的侧端面以外的3个侧端面突出。此外,在从封装基板13的左右的侧端面突出的接地用平板22的下端与安装基板3之间设置了规定的间隙e。通过设置这样的间隙e,可在该部分中插入只在一个主表面上设置半导体芯片的、使封装基板的另一个主表面朝向安装基板而被设置的上述现有技术中示出的封装基板的端部。
通过作成这样的结构,可利用接地用平板22将在半导体芯片11、12中产生的热发散出去。此外,利用通过将接地用平板22引出到外部以使接地面积扩大可降低阻抗这一点,可减少在半导体装置的内部和外部产生的噪声的影响。
此外,由于能进一步设置成,使在上述现有技术中已示出的的封装基板108那样的只在一个主表面上设置了半导体芯片105的封装基板101、102的另一个主表面与安装基板3相接并在上述间隙e中插入端部,故可在相同的安装基板面积上安装数目更多的半导体芯片。其结果,可进一步提高在平面上观察到的半导体装置的安装密度。
(实施例3)
其次,使用图13,说明本发明的实施例3中的半导体装置。本实施例的半导体装置,如图13中所示,其结构与在实施例1中示出的半导体装置大致相同,但在封装基板24、25在与被安装在安装基板3上的侧端面相反一侧的侧端面上还具有接地用引脚26这一点上不同。
该封装基板24、25大致互相平行地且大致垂直于安装基板3而被安装。此外,利用接地用平板23导电性地连接一方的封装基板24的与被安装在安装基板3上的一侧相反的一侧的全部接地用引脚26与在另一方的封装基板25的与被安装在安装基板3上的侧端面相反的一侧的侧端面上被设置的全部接地用引脚26。
通过作成这样的结构,利用将上述的接地用平板23作为散热基板来使用,同时,因接地面积的扩大可降低阻抗的功能,可减少在半导体装置的内部和外部产生的噪声的影响。
在本实施例中,在与设置了引线引脚9的侧端面相反一侧的封装基板24、25的侧端面上设置接地用引脚26并利用垂直地配置的接地用平板23连接起来,但也可采用其它的形态。
本发明的保护范围不限定于上述实施例中记载的内容,而是由后附的权利要求书来限定。在不偏离后附的权利要求书的精神和范围的情况下,可作各种变更来实施。
Claims (6)
1.一种半导体装置,其特征在于,具备:
封装基板(13),具有互相成为表面、背面的第1和第2主表面及侧端面;
半导体芯片(11,12),分别被设置在上述第1和第2主表面上;以及
导电性地连接用的引线引脚(9),被设置在上述侧端面上,在与上述第1和第2主表面大致平行的一个方向上延伸。
2.如权利要求1中所述的半导体装置,其特征在于:
在上述第1和第2主表面的至少一方上设置多个上述半导体芯片(11,12)。
3.如权利要求1中所述的半导体装置,其特征在于:
设置了上述半导体芯片(11,12)的接地用平板(22,23),使其从上述侧端面中的设置了上述引线引脚(9)的区域以外的规定的区域突出。
4.如权利要求3中所述的半导体装置,其特征在于:
在将上述封装基板(13)安装到安装基板(3)上的状态下,在与该上述安装基板(3)相对的面与上述安装基板(3)之间留下能插入其它半导体装置的间隙的形态下,上述接地用平板(23)从上述封装基板(13)的上述侧端面突出。
5.如权利要求1中所述的半导体装置,其特征在于:
在上述侧端面中的设置了上述引线引脚(9)的区域以外的区域中设置了上述半导体芯片(11,12)的接地用引脚(26)。
6.一种半导体装置的安装结构,其中,在安装基板的主面上,以第1和第2主表面成为垂直于该主面的方式安装了多个包含具有互相成为表面、背面的上述第1和第2主表面及侧端面的封装基板(13)的半导体装置,其特征在于:
多个上述半导体装置分别具备:
半导体芯片(11,12),分别被设置在上述第1和第2主表面上;以及
导电性地连接用的引线引脚(9),被设置在上述侧端面上,在沿与上述第1和第2主表面大致平行的一个方向上延伸,
在上述多个半导体装置的每一个中的、在上述侧端面中的设置了上述引线引脚(9)的区域以外的区域中设置了上述半导体芯片(11,12)的接地用引脚(26),
利用接地用平板(23)导电性地连接上述多个半导体装置的上述接地用引脚(26)相互间。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11178161A JP2001007280A (ja) | 1999-06-24 | 1999-06-24 | 半導体装置およびその実装構造 |
JP178161/1999 | 1999-06-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
CN1287382A true CN1287382A (zh) | 2001-03-14 |
Family
ID=16043701
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN00118760A Pending CN1287382A (zh) | 1999-06-24 | 2000-06-26 | 半导体装置及其安装结构 |
Country Status (6)
Country | Link |
---|---|
JP (1) | JP2001007280A (zh) |
KR (1) | KR20010021009A (zh) |
CN (1) | CN1287382A (zh) |
DE (1) | DE10030144A1 (zh) |
FR (1) | FR2795556A1 (zh) |
TW (1) | TW490836B (zh) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102034802A (zh) * | 2008-06-30 | 2011-04-27 | 万国半导体股份有限公司 | 标准芯片尺寸封装 |
CN102332410A (zh) * | 2011-09-29 | 2012-01-25 | 山东华芯半导体有限公司 | 一种芯片的封装方法及其封装结构 |
CN103943581A (zh) * | 2013-01-23 | 2014-07-23 | 中兴通讯股份有限公司 | 功率器件封装结构及封装方法 |
CN108198799A (zh) * | 2017-12-21 | 2018-06-22 | 刘梦思 | 一种基于制造感光集成电路内引线的焊接结构 |
CN110556303A (zh) * | 2019-09-06 | 2019-12-10 | 东和半导体设备(南通)有限公司 | 一种半导体封装模具及其封装工艺 |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10255848B4 (de) * | 2002-11-29 | 2008-04-30 | Qimonda Ag | Halbleiterbauelement und Verfahren zu seiner Herstellung sowie Hauptplatine mit diesem Halbleiterbauelement |
JP2006186170A (ja) * | 2004-12-28 | 2006-07-13 | Nissan Motor Co Ltd | 半導体装置 |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04312965A (ja) * | 1991-03-29 | 1992-11-04 | Mitsubishi Electric Corp | メモリic |
KR100192179B1 (ko) * | 1996-03-06 | 1999-06-15 | 김영환 | 반도체 패키지 |
-
1999
- 1999-06-24 JP JP11178161A patent/JP2001007280A/ja not_active Withdrawn
-
2000
- 2000-06-09 FR FR0007430A patent/FR2795556A1/fr active Pending
- 2000-06-16 TW TW089111833A patent/TW490836B/zh not_active IP Right Cessation
- 2000-06-20 DE DE10030144A patent/DE10030144A1/de not_active Ceased
- 2000-06-21 KR KR1020000034038A patent/KR20010021009A/ko not_active Application Discontinuation
- 2000-06-26 CN CN00118760A patent/CN1287382A/zh active Pending
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102034802A (zh) * | 2008-06-30 | 2011-04-27 | 万国半导体股份有限公司 | 标准芯片尺寸封装 |
CN102034802B (zh) * | 2008-06-30 | 2014-05-14 | 万国半导体股份有限公司 | 标准芯片尺寸封装的结构和方法 |
CN102332410A (zh) * | 2011-09-29 | 2012-01-25 | 山东华芯半导体有限公司 | 一种芯片的封装方法及其封装结构 |
CN103943581A (zh) * | 2013-01-23 | 2014-07-23 | 中兴通讯股份有限公司 | 功率器件封装结构及封装方法 |
CN103943581B (zh) * | 2013-01-23 | 2017-07-07 | 中兴通讯股份有限公司 | 功率器件封装结构及封装方法 |
CN108198799A (zh) * | 2017-12-21 | 2018-06-22 | 刘梦思 | 一种基于制造感光集成电路内引线的焊接结构 |
CN110556303A (zh) * | 2019-09-06 | 2019-12-10 | 东和半导体设备(南通)有限公司 | 一种半导体封装模具及其封装工艺 |
Also Published As
Publication number | Publication date |
---|---|
JP2001007280A (ja) | 2001-01-12 |
KR20010021009A (ko) | 2001-03-15 |
DE10030144A1 (de) | 2002-05-16 |
FR2795556A1 (fr) | 2000-12-29 |
TW490836B (en) | 2002-06-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN2879422Y (zh) | 格栅阵列封装体上的导电垫配置 | |
CN1093318C (zh) | 半导体装置及其制造方法 | |
CN1127764C (zh) | 布线部件和备有该布线部件的引线框 | |
CN1901179A (zh) | 带布线基板以及利用该基板的薄膜上芯片封装 | |
CN1551349A (zh) | 半导体器件封装 | |
CN1202009A (zh) | 具有弯成j-型引线端子的半导体器件 | |
CN1655349A (zh) | 半导体器件及其制造方法 | |
CN1095197C (zh) | 半导体晶片 | |
CN1848428A (zh) | 存储器模块 | |
CN1545737A (zh) | 辐射构件及其引线框和壳体及带辐射构件的显示装置和/或照明装置 | |
CN1191629C (zh) | 引线框、半导体装置及其制造方法、电路基板和电子装置 | |
CN1197290A (zh) | 半导体器件 | |
CN1421926A (zh) | 多重布线板 | |
CN1287382A (zh) | 半导体装置及其安装结构 | |
CN1169220C (zh) | 具有叠放组件的电子部件及其制造方法 | |
CN1577839A (zh) | 混合集成电路 | |
CN1423326A (zh) | 暴露信号线以及在信号线与基片之间有间隙的半导体器件 | |
CN1624912A (zh) | 器件封装件和印刷电路板及电子装置 | |
CN1221310A (zh) | 载带自动键合膜 | |
CN1174487C (zh) | 电子元件 | |
CN1809974A (zh) | 用于处理封装/母板的谐振的电容器相关的系统 | |
CN1206728C (zh) | 芯片封装及其制造方法 | |
CN1577826A (zh) | 半导体装置及混合集成电路装置 | |
CN1324668C (zh) | 半导体装置及其制造方法 | |
CN1521841A (zh) | 半导体器件 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C06 | Publication | ||
PB01 | Publication | ||
C02 | Deemed withdrawal of patent application after publication (patent law 2001) | ||
WD01 | Invention patent application deemed withdrawn after publication | ||
REG | Reference to a national code |
Ref country code: HK Ref legal event code: WD Ref document number: 1034603 Country of ref document: HK |