CN1092398C - 抗裂半导体封装及其制造方法和制造设备 - Google Patents

抗裂半导体封装及其制造方法和制造设备 Download PDF

Info

Publication number
CN1092398C
CN1092398C CN97103714A CN97103714A CN1092398C CN 1092398 C CN1092398 C CN 1092398C CN 97103714 A CN97103714 A CN 97103714A CN 97103714 A CN97103714 A CN 97103714A CN 1092398 C CN1092398 C CN 1092398C
Authority
CN
China
Prior art keywords
semiconductor chip
coated film
lead
crack
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN97103714A
Other languages
English (en)
Other versions
CN1172345A (zh
Inventor
崔信
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
LG Semicon Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by LG Semicon Co Ltd filed Critical LG Semicon Co Ltd
Publication of CN1172345A publication Critical patent/CN1172345A/zh
Application granted granted Critical
Publication of CN1092398C publication Critical patent/CN1092398C/zh
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3135Double encapsulation or coating and encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/4826Connecting between the body and an opposite side of the item with respect to the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73215Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Die Bonding (AREA)

Abstract

一种改进的抗裂半导体封装、其制造方法及所用制造设备,用聚酰亚胺类材料依次涂敷装于半导体封装中的芯片、引线框的垫片、连线和焊膏,用作充当缓冲部件的涂敷材料,从而能防止层间分离和破裂。制造半导体封装的方法包括以下步骤:将半导体芯片贴到引线框的垫片上;电连接半导体芯片和引线框的内引线;在半导体芯片和引线的表面上利用喷涂涂敷液的方法形成涂敷膜;及利用红外线对所述涂敷膜进行热固化处理;将半导体芯片、引线和涂敷膜模制于封装中。

Description

抗裂半导体封装及其制造方法和制造设备
本发明的技术领域
本发明涉及一种能防止其中的破裂的半导体封装、其制造方法及所用设备,特别涉及一种能防止其中的破裂的改进半导体封装、其制造方法及所用设备,在芯片键合和/或引线键合后,用由聚酰亚胺类材料制的涂敷液进行涂敷工艺,从而能防止层间分离和破裂。
本发明的背景技术
在各种半导体封装中,如图1所示的普通半导体封装包括由粘结剂3固定于引线框的垫片2上的半导体芯片1。用连线5连接半导体芯片1的焊盘与引线框的内引线4a。然后,用模制树脂将上述部件密封包装,并将外引线4b成形。
常规芯片上引线(LOC)型封装中,如图2所示,内引线13a直接由双面胶绝缘带12贴在半导体芯片11的上面,并通过连线14与形成于半导体芯片11中部的芯片焊盘(未示出)电连接。模制树脂15封装芯片11、内引线13a和连线14,并按用户的要求将外引线13b成形。
然而,上述半导体封装有以下缺点,即由于芯片1与垫片2之间及垫片2和/或芯片1、11与模制树脂6、15之间不同材料的热膨胀系数不匹配,可能发生层间分离和破裂。另外,这种层间分离和破裂会随生产工艺持续时间加长而越来越严重,从而会使器件的可靠性下降。
因此,为了克服上述问题,已进行了大量研究工作。在这些研究中,已投入工业生产的是增强模树脂密封材料的强度和粘性的方法。另外,美国专利5434106介绍了一种在半导体芯片的没有形成电路的不起作用表面上涂敷氨基丙三乙氧基甲硅烷膜的方法。
然而,这限制了模制树脂强度的增加。另外,随着硬度的增加,更容易破裂。在增强模制树脂的粘性时,无法适当地喷射和清除模制的封装,并且会产生许多毛刺,而因毛刺的粘性增强,所以很难去除。
另外,根据上述美国专利,涂敷LOC型封装的半导体芯片的下部的方法只限于在半导体芯片上涂敷防止层间分离/破裂的防护区的表面,但收效甚微。另外,在对晶片进行背面抛光后,要另外进行涂敷工艺,这使生产工艺变得更复杂。
本发明的内容
因此,本发明的目的在于提供一种抗裂半导体封装、该封装的制造方法及所用制造设备,克服常规半导体封装和制造设备中的问题。
本发明的另一目的是提供一种改进的抗裂半导体封装、该封装的制造方法及所用制造设备,用聚酰亚胺类材料依次涂敷装于半导体封装中的芯片、引线框的垫片、连线和焊膏,用作充当缓冲部件的涂敷材料,从而能防止层间分离和破裂。
为了实现上述目的,提供一种能防裂的半导体封装制造方法,包括以下步骤:将半导体芯片贴到引线框的垫片上;电连接半导体芯片和引线框的内引线;在半导体芯片和引线的表面上利用喷涂涂敷液的方法形成涂敷膜;及利用红外线对所述涂敷膜进行热固化处理;将半导体芯片、引线和涂敷膜模制于封装中。
根据本发明的抗裂半导体封表包括:半导体芯片;将电信号传送到外部和从外部传入信号的引线;电连接半导体芯片和引线的导电连线;至少在半导体芯片和引线上形成的厚度为2-200μm的涂敷膜;及模制半导体芯片、连线和涂敷膜的模制树脂。
为了实现上述目的,提供一种能防裂的半导体封装制造设备,包括:具有存储液态涂敷材料并提供预定压力的压力容器和多个置于压力容器中的喷涂装置的涂敷设备;用于幅射预定热量的加热装置;移动所述加热装置的移动装置;及控制加热装置的操作和移动装置的运动的控制装置。
附图的简要说明
参考以下的详细说明和只是说明性的附图,会更充分地理解本发明,但本发明并不限于此。其中:
图1是展示常规半导体封装的剖面图;
图2是展示常规芯片上引线(LOC)型半导体封装的剖面图;
图3A-3D是展示根据本发明的半导体封装制造方法的剖面图;
图4是根据本发明用于半导体封装的涂敷设备的透视图;
图5是根据本发明用于半导体封装的固化设备的透视图。
本发明的具体实施方式
下面将参照各附图说明本发明的半导体封装制造方法和制造设备。
首先,参照图3A-3D说明如何制造抗裂半导体封装。
如图3A所示,将半导体芯片23贴到引线框的垫片21上表面,并用导电连线24电连接半导体芯片23和内引线25。
如图3B所示,在半导体芯片23、引线框的垫片21、内引线25和连线24的整个表面上喷涂掺了自粘性促进剂型材料的聚酰亚胺前体制成的涂敷液,从而在所说部件上涂敷低浓度液态涂敷膜26。另外,如图3C所示,使涂敷步骤形成的涂敷膜26固化。进行固化工艺用了红外灯,为的是使涂敷膜26能在强红外线所发热28的作用下固化。
上述固化工艺完成后,如图3D所示,用模制树脂封装半导体芯片23、垫片21、内引线25和连线24,形成所要求形状的壳体。然后,修整不必要部分和将外引线30成形,从而制造出半导体封装。
在涂敷工艺中,涂敷膜26的厚度最好是2-30微米,涂敷液27的粘度为10-20泊,固化温度为300-450℃,固化时间为40-120秒。涂敷液由掺自粘性促进剂型材料的聚酰亚胺前体制成。另外,固化工艺用的固化设备中的红外灯可上、下、前、后、左、右移动。红外灯置于能保证加热区的最高温度为500℃的涂敷部分与红外灯相距最远处。
另外,形成涂敷膜26的方法不限于喷涂涂敷液27的方法。即,也可用滴涂装盛涂敷液27的容器中的涂敷液27或淀积涂敷液27的方法。涂敷膜26的材料既可以是聚酰亚胺,也可是环氧树脂,还可以是特氟隆(TM)。
如图3D所示,利用本发明半导体封装制造方法制造的半导体封装包括:垫片21;贴在垫片21上的半导体芯片23;从外部将电信号传入或将电信号传出的引线25;电连接半导体芯片23和引线25的导电连线24;形成于半导体芯片23、引线25和连线24表面上的涂敷膜26;及模制半导体芯片23、连线24、引线25和涂敷膜26的模制树脂29。
下面将参照图4和5说明本发明半导体封装制造设备。
图4示出了本发明半导体封装制造设备中的涂敷设备。如图所示,该设备包括存储液态涂敷材料并产生喷涂涂敷液的恒定压力的压力容器41、多个与压力容器41相连的喷涂部件42。
图5示出了本发明半导体封装制造设备中的固化设备。如图所示,其中有多个红外线灯51。红外灯51置于灯体52中。另外,红外灯51和灯体52构成发出强红外线辐射热的加热部件。
灯体52为盖形,其中安装灯51。在灯51接通时,灯体聚集并沿一定方向发送光和热。灯体52包括安装灯51的灯座52a、控制灯座52a按图中的双向箭头“”所指的一定方向运动的导轨52b。
移动轴53的一端垂直固定于灯体52的上表面上,另一端插在固定轴54的一端中,移动轴53可伸缩式向固定轴54内运动。固定轴54的另一端固定于控制部件55上。
移动轴53和固定轴54包括用于根据控制部件55的控制信号沿图中的双向箭头 听指示的一定方向移动加热部件的移动部件。
控制部件55与其中安装灯51的灯座52a电连接,控制灯51的On/Off操作和灯座52a及移动轴53的运动。信号输入单元55a置于控制部件55内,用于输入命令信号,例如,移动轴53和灯座52a的运动命令信号或灯51的On/Off操作命令信号。
下面将说明根据本发明的半导体封装、其制造方法及所用设备的实施情况。
首先,用粘结剂22将半导体芯片23贴到引线框的垫片21上。用连线24键合半导体芯片23和内引线25,并将工件传递到涂敷工艺区,该区中设置了具有压力容器41和喷涂部件42的涂敷设备。喷涂部件42向半导体芯片23、垫片21、连线24和内引线25表面喷涂存储于压力容器41中的涂敷液27,从而形成涂敷膜26。涂敷膜26厚约2-30微米。
然后,将涂敷过的组件传递到固化工艺区。这里,调节灯51和涂敷膜26之间的距离以便调节用于涂敷膜26的热量。驱动控制部件55,控制移动轴53的位置,依次调节灯体52使应用于涂敷膜26的红外线的温度达到最大值500℃。此时,同时调节灯座52a的位置,使灯51产生的红外线所发热能均匀地应用于涂敷膜26。
将应用于涂敷膜26的加热温度调节到最大值500℃的原因是由于各材料的特性要求贴芯片工艺中的最高温度为约400℃,引线键合工艺的温度为约250℃。即,在涂敷膜26的固化工艺期间,如果将高于约500℃的温度应用于半导体芯片23或粘结剂22时,会由于因应用其上的高温造成的材料退化而产生器件缺陷。另外,如果应用于涂敷膜26的加热温度太低,便无法适当地进行基于材料物理特性的固化工艺。
如上所述,本发明的目有在于,在引线键合工艺后,在半导体芯片、引线框的垫片、连线和粘结剂的表面上喷涂由聚酰亚胺类材料制成的涂敷液,从而形成涂敷膜。另外,涂敷膜用于物理和热缓冲,并吸收因封装中各部件材料间热膨胀的不同造成的应力,这种应力会使层间分离和破裂,从而提高最终半导体芯片的可靠性。
尽管为了说明的目的公开了本发明的优选实施例,但在不脱离所附权利要求所限定的发明的范围和精神实质的情况下,本领域的普通技术人员可以作出各种改型。附加和替换。

Claims (14)

1.一种制造抗裂半导体封装的方法,包括以下步骤:
将半导体芯片贴到引线框的垫片上;
电连接半导体芯片和引线框的内引线;
在半导体芯片和引线的表面上利用喷涂涂敷液的方法形成涂敷膜;及
利用红外线对所述涂敷膜进行热固化处理;
将半导体芯片、引线和涂敷膜模制于封装中。
2.根据权利要求2的方法,其特征在于,所述涂敷液的粘度为5-20泊。
3.根据权利要求8的方法,其特征在于,所述热固化工艺进行5-180秒。
4.根据权利要求1的方法,其特征在于,在贴半导体芯片步骤后,进行形成涂敷膜的工艺。
5.一种抗裂半导体封装,包括:
半导体芯片;
将电信号传送到外部和从外部传入信号的引线;
电连接半导体芯片和引线的导电连线;
至少在半导体芯片和引线上形成的厚度为2-200μm的涂敷膜;及
模制半导体芯片、连线和涂敷膜的模制树脂。
6.根据权利要求5的抗裂半导体封装,其特征在于,所述涂敷膜由聚酰亚胺类材料制成。
7.根据权利要求5的抗裂半导体封装,其特征在于,所述涂敷膜由环氧树脂类材料制成。
8.根据权利要求5的抗裂半导体封装,其特征在于,所述涂敷膜由特氟隆类材料制成。
9.根据权利要求5的封装,其特征在于,所述涂敷膜形成于连线的表面上。
10.一种抗裂半导体封装制造设备,包括:
具有存储液态涂敷材料并提供预定压力的压力容器和多个置于压力容器中的喷涂装置的涂敷设备;
用于幅射预定热量的加热装置;
移动所述加热装置的移动装置;及
控制加热装置的操作和移动装置的运动的控制装置。
11.根据权利要求10的设备,其特征在于,所述加热装置包括多个红外线灯和安装红外线灯的灯体。
12.根据权利要求11的设备,其特征在于,所述灯体包括安装灯的灯座和控制灯座运动的导轨。
13.根据权利要求10的设备,其特征在于,所述移动装置包括一端固定于控制装置上的固定轴、和一端插在固定轴中而另一端固定于加热装置的灯体上表面上的移动轴。
14.据权利要求10的设备,其特征在于,所述控制装置包括信号输入单元,用于输入移动轴和灯座的运动命令信号及灯的On/Off操作命令信号。
CN97103714A 1996-07-30 1997-03-25 抗裂半导体封装及其制造方法和制造设备 Expired - Fee Related CN1092398C (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1019960031420A KR100202668B1 (ko) 1996-07-30 1996-07-30 크랙 방지를 위한 반도체 패키지와 그 제조방법 및 제조장치
KR31420/96 1996-07-30

Publications (2)

Publication Number Publication Date
CN1172345A CN1172345A (zh) 1998-02-04
CN1092398C true CN1092398C (zh) 2002-10-09

Family

ID=19468072

Family Applications (1)

Application Number Title Priority Date Filing Date
CN97103714A Expired - Fee Related CN1092398C (zh) 1996-07-30 1997-03-25 抗裂半导体封装及其制造方法和制造设备

Country Status (5)

Country Link
US (1) US6013109A (zh)
JP (1) JP3106304B2 (zh)
KR (1) KR100202668B1 (zh)
CN (1) CN1092398C (zh)
DE (1) DE19723202B4 (zh)

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0572906U (ja) * 1992-03-10 1993-10-05 智子 宮▲崎▼ 素足で靴をはくときに着用するフットカバー
JPH0642903U (ja) * 1992-11-24 1994-06-07 康彦 出張 足カバー
JPH0669205U (ja) * 1993-03-16 1994-09-27 株式会社ナイガイ フートカバー
JPH0715703U (ja) * 1993-08-30 1995-03-17 株式会社マルエーニット 足カバー
US6197619B1 (en) 1999-01-28 2001-03-06 International Business Machines Corporation Method for reinforcing a semiconductor device to prevent cracking
JP3964205B2 (ja) * 1999-05-31 2007-08-22 インフィネオン テクノロジーズ アクチエンゲゼルシャフト 半導体装置パッケージの組立方法
US6534861B1 (en) * 1999-11-15 2003-03-18 Substrate Technologies Incorporated Ball grid substrate for lead-on-chip semiconductor package
US20020113322A1 (en) * 2000-06-12 2002-08-22 Shinichi Terashima Semiconductor device and method to produce the same
EP1215724B1 (en) * 2000-11-20 2012-10-31 Texas Instruments Incorporated Wire bonded semiconductor device with low capacitance coupling
US6835592B2 (en) * 2002-05-24 2004-12-28 Micron Technology, Inc. Methods for molding a semiconductor die package with enhanced thermal conductivity
US7517790B2 (en) * 2002-10-31 2009-04-14 International Business Machines Corporation Method and structure to enhance temperature/humidity/bias performance of semiconductor devices by surface modification
KR100652517B1 (ko) * 2004-03-23 2006-12-01 삼성전자주식회사 리드-칩 직접 부착형 반도체 패키지, 그 제조 방법 및 장치
JP2007012831A (ja) * 2005-06-30 2007-01-18 Hitachi Ltd パワー半導体装置
DE102005047856B4 (de) * 2005-10-05 2007-09-06 Infineon Technologies Ag Halbleiterbauteil mit in Kunststoffgehäusemasse eingebetteten Halbleiterbauteilkomponenten, Systemträger zur Aufnahme der Halbleiterbauteilkomponenten und Verfahren zur Herstellung des Systemträgers und von Halbleiterbauteilen
DE102006062502B4 (de) 2006-12-28 2010-09-30 Sms Elotherm Gmbh Verwendung einer Vorrichtung zur Behandlung von Laufbahnen von Zylinderräumen von Motorblöcken für Verbrennungsmotoren
US8129229B1 (en) 2007-11-10 2012-03-06 Utac Thai Limited Method of manufacturing semiconductor package containing flip-chip arrangement
US9953952B2 (en) * 2008-08-20 2018-04-24 Infineon Technologies Ag Semiconductor device having a sealant layer including carbon directly contact the chip and the carrier
US20100164083A1 (en) * 2008-12-29 2010-07-01 Numonyx B.V. Protective thin film coating in chip packaging
DE102012101116B4 (de) 2011-02-14 2022-03-03 Denso Corporation Formvorrichtung und Formverfahren
JP2012174996A (ja) * 2011-02-23 2012-09-10 Fujitsu Ltd 半導体装置及び半導体装置の製造方法
US9780061B2 (en) * 2014-05-26 2017-10-03 Infineon Technologies Ag Molded chip package and method of manufacturing the same
JP6327114B2 (ja) * 2014-10-30 2018-05-23 三菱電機株式会社 電子部品搭載基板、電動機、空気調和機、及び電子部品搭載基板の製造方法
DE102016106137B4 (de) * 2016-04-04 2023-12-28 Infineon Technologies Ag Elektronikvorrichtungsgehäuse umfassend eine dielektrische Schicht und ein Kapselungsmaterial
US10177099B2 (en) * 2016-04-07 2019-01-08 Advanced Semiconductor Engineering, Inc. Semiconductor package structure, package on package structure and packaging method
KR102155512B1 (ko) * 2017-05-22 2020-09-14 (주)코미코 반도체 제조용 정전척의 아킹 현상 개선방법
CN110718509A (zh) * 2018-07-11 2020-01-21 珠海格力电器股份有限公司 一种电子元件封装结构及封装方法

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5208467A (en) * 1988-07-28 1993-05-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having a film-covered packaged component
US5310702A (en) * 1992-03-20 1994-05-10 Kulicke And Soffa Industries, Inc. Method of preventing short-circuiting of bonding wires
US5527742A (en) * 1993-07-26 1996-06-18 National Semiconductor Corporation Process for coated bonding wires in high lead count packages

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0076856A4 (en) * 1981-04-21 1984-03-01 Seiichiro Aigoo METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE HAVING A PLATED HIGHLIGHT ELECTRODE.
JPS61287155A (ja) * 1985-06-14 1986-12-17 Hitachi Ltd 半導体装置及び半導体装置の製造方法
DE68923732T2 (de) * 1988-05-19 1996-01-18 Semiconductor Energy Lab Verfahren zur Herstellung einer elektrischen Vorrichtung.
DE3887887T2 (de) * 1988-07-26 1994-06-23 Toray Silicone Co Verfahren zur Herstellung eines in Harz versiegelten Halbleiterbauelements.
JPH0244738A (ja) * 1988-08-05 1990-02-14 Semiconductor Energy Lab Co Ltd 電子装置作製方法
US5438222A (en) * 1989-08-28 1995-08-01 Semiconductor Energy Laboratory Co., Ltd. Electronic device with plural pad connection of semiconductor chip to leads
US5313102A (en) * 1989-12-22 1994-05-17 Texas Instruments Incorporated Integrated circuit device having a polyimide moisture barrier coating
DE4435120C2 (de) * 1994-09-30 2000-08-03 Siemens Ag Schutzschicht für Wafer und Verfahren zu deren Herstellung

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5208467A (en) * 1988-07-28 1993-05-04 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device having a film-covered packaged component
US5310702A (en) * 1992-03-20 1994-05-10 Kulicke And Soffa Industries, Inc. Method of preventing short-circuiting of bonding wires
US5527742A (en) * 1993-07-26 1996-06-18 National Semiconductor Corporation Process for coated bonding wires in high lead count packages

Also Published As

Publication number Publication date
DE19723202A1 (de) 1998-02-05
JPH1074866A (ja) 1998-03-17
CN1172345A (zh) 1998-02-04
DE19723202B4 (de) 2007-09-06
KR980012358A (ko) 1998-04-30
US6013109A (en) 2000-01-11
KR100202668B1 (ko) 1999-07-01
JP3106304B2 (ja) 2000-11-06

Similar Documents

Publication Publication Date Title
CN1092398C (zh) 抗裂半导体封装及其制造方法和制造设备
US5068708A (en) Ground plane for plastic encapsulated integrated circuit die packages
US5153385A (en) Transfer molded semiconductor package with improved adhesion
US6661089B2 (en) Semiconductor package which has no resinous flash formed on lead frame and method for manufacturing the same
US20060055080A1 (en) Semiconductor package having flash-free contacts and techniques for manufacturing the same
JP2972096B2 (ja) 樹脂封止型半導体装置
JP3199963B2 (ja) 半導体装置の製造方法
US5310702A (en) Method of preventing short-circuiting of bonding wires
CN107534020B (zh) 粘合膜、半导体器件的制备方法和半导体器件
US5237205A (en) Ground plane for plastic encapsulated integrated circuit die packages
JP3760063B2 (ja) 接着剤と封入剤の同時硬化によるエレクトロニックパッケージの製造方法
KR100747134B1 (ko) 적외선 가열에 의한 솔더 범프 및 와이어 본딩
US5972739A (en) Method of manufacturing a tab semiconductor device
KR100874925B1 (ko) 반도체 패키지, 그 제조 방법, 이를 포함하는 카드 및 이를포함하는 시스템
US20010023994A1 (en) Semiconductor device and the method for manufacturing the same
JPH09167785A (ja) 半導体チップボンディング方法
US6927485B2 (en) Substrate for semiconductor package
US6847122B1 (en) System and method for preventing and alleviating short circuiting in a semiconductor device
JP2000195892A (ja) ボンディングワイヤ―
JPH06232458A (ja) 発光ダイオードの製造方法
JP2004253529A (ja) 半導体装置及びその製造方法
JP3363467B2 (ja) 集積回路パッケージ接着法
US20080308916A1 (en) Chip package
JPH07106351A (ja) 半導体装置の製造方法
JPH1074793A (ja) 半導体装置と、半導体装置の製造方法と、半導体製造装置

Legal Events

Date Code Title Description
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C06 Publication
PB01 Publication
C14 Grant of patent or utility model
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20021009

Termination date: 20150325

EXPY Termination of patent right or utility model