CA2397760A1 - Wafer bonding techniques to minimize built-in stress of silicon microstructures and micro-mirrors - Google Patents
Wafer bonding techniques to minimize built-in stress of silicon microstructures and micro-mirrors Download PDFInfo
- Publication number
- CA2397760A1 CA2397760A1 CA002397760A CA2397760A CA2397760A1 CA 2397760 A1 CA2397760 A1 CA 2397760A1 CA 002397760 A CA002397760 A CA 002397760A CA 2397760 A CA2397760 A CA 2397760A CA 2397760 A1 CA2397760 A1 CA 2397760A1
- Authority
- CA
- Canada
- Prior art keywords
- wafer
- silicon
- silicon wafer
- handle
- bonded
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title claims description 49
- 229910052710 silicon Inorganic materials 0.000 title claims description 49
- 239000010703 silicon Substances 0.000 title claims description 49
- 238000000034 method Methods 0.000 title claims description 15
- 230000001590 oxidative effect Effects 0.000 claims abstract description 9
- 238000004519 manufacturing process Methods 0.000 claims abstract description 7
- 238000005530 etching Methods 0.000 claims abstract description 5
- 229910021421 monocrystalline silicon Inorganic materials 0.000 claims description 8
- 239000012212 insulator Substances 0.000 claims description 3
- 230000003647 oxidation Effects 0.000 abstract 1
- 238000007254 oxidation reaction Methods 0.000 abstract 1
- 235000012431 wafers Nutrition 0.000 description 86
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 17
- 229920005591 polysilicon Polymers 0.000 description 17
- 239000000463 material Substances 0.000 description 4
- 239000013078 crystal Substances 0.000 description 3
- 238000005259 measurement Methods 0.000 description 2
- 238000000137 annealing Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 238000005459 micromachining Methods 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
- H01L21/2003—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
- H01L21/2007—Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Micromachines (AREA)
Abstract
A bonded wafer fabrication mechanism for a micro-mirror structure provides f or oxidizing a device wafer instead of a handle wafer or splitting thermal oxidation processing between the device wafer and the handle wafer prior to etching. The flatness of mirrors in micro-mirror structures fabricated according to such a mechanism is substantially improved.
Description
WAFER BONDING TECHNIQUES TO MINIMIZE BUILT-IN STRESS OF
SILICON MICROSTRUCTURES AND MICRO-MIRRORS
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims priority from the following U.S. Provisional Patent Application, the disclosure of which is incorporated by reference in its entirety for all purposes:
U.S. Provisional Patent Application Serial No.
60/176,325, entitled "New Wafer Bonding Techniques to Minimize Built-in Stress of Silicon Microstructures and Micro Mirrors,"
filed January 18, 2000.
BACKGROUND OF THE INVENTION
The invention relates to the fabrication of Silicon-On-Insulator (SOI) structures.
There is great interest in making small opto-mechanical structures out of SOI material using micromachining techniques. One type of SOI wafer is a bonded SOI wafer. Often a bonded SOI wafer is manufactured as two wafers, a device wafer and a handle wafer. The handle wafer is thermally oxidized to form on its surface an oxide layer. Both wafers are chemically treated to become hydrophilic, are aligned and their polished surfaces allowed to come into contact. The wafers adhere to each other and, after a high temperature annealing process, are strongly bonded together. The bonded water is ground ana polished to form a finished wafer consisting of a handle wafer, an intermediate buried oxide and a device silicon wafer. The device wafer can typically range from less than one micron to several tens of microns in thickness.
Prior scanners use a single crystal SOI fabricated mirror. Generally, to produce a moveable mirror in SOI
material, the silicon of the handle wafer is etched away from beneath the device layer and the buried oxide layer serves as a convenient hard etch stop layer during this process. The remaining thin device layer of silicon is etched to form a one-or two-dimensional moveable mirror, as described in U.S. Patent 5,629,790, to Neukermans et al.
Although a silicon mirror should have nearly zero stress and therefore present an optically flat surface, conventional SOI wafer manufacturing processes can affect the flatness of the silicon device layer. Detailed interferometric measurements of the flatness of silicon mirrors approximately 1.5 by 2.1 mm made of bonded SOI material 10 um thick show a non-flatness of up to 0.3 waves (lambda=633um) when fabricated using the standard technology. For very large flat mirrors that are extremely thin as required in many applications, this flatness is not adequate.
SUMMARY OF THE INVENTION
In one aspect of the invention,a method of fabricating a Silicon-On-Insulator (SOI) bonded wafer structure includes oxidizing a device silicon wafer and bonding the oxidized device silicon wafer to a handle silicon wafer.
Embodiments of the invention may include one or more of the following features.
Fabricating the SOI bonded wafer structure can further include lapping the device silicon wafer down to a desired thickness and etching the device silicon wafer to define a mirror.
SILICON MICROSTRUCTURES AND MICRO-MIRRORS
CROSS REFERENCE TO RELATED APPLICATIONS
This application claims priority from the following U.S. Provisional Patent Application, the disclosure of which is incorporated by reference in its entirety for all purposes:
U.S. Provisional Patent Application Serial No.
60/176,325, entitled "New Wafer Bonding Techniques to Minimize Built-in Stress of Silicon Microstructures and Micro Mirrors,"
filed January 18, 2000.
BACKGROUND OF THE INVENTION
The invention relates to the fabrication of Silicon-On-Insulator (SOI) structures.
There is great interest in making small opto-mechanical structures out of SOI material using micromachining techniques. One type of SOI wafer is a bonded SOI wafer. Often a bonded SOI wafer is manufactured as two wafers, a device wafer and a handle wafer. The handle wafer is thermally oxidized to form on its surface an oxide layer. Both wafers are chemically treated to become hydrophilic, are aligned and their polished surfaces allowed to come into contact. The wafers adhere to each other and, after a high temperature annealing process, are strongly bonded together. The bonded water is ground ana polished to form a finished wafer consisting of a handle wafer, an intermediate buried oxide and a device silicon wafer. The device wafer can typically range from less than one micron to several tens of microns in thickness.
Prior scanners use a single crystal SOI fabricated mirror. Generally, to produce a moveable mirror in SOI
material, the silicon of the handle wafer is etched away from beneath the device layer and the buried oxide layer serves as a convenient hard etch stop layer during this process. The remaining thin device layer of silicon is etched to form a one-or two-dimensional moveable mirror, as described in U.S. Patent 5,629,790, to Neukermans et al.
Although a silicon mirror should have nearly zero stress and therefore present an optically flat surface, conventional SOI wafer manufacturing processes can affect the flatness of the silicon device layer. Detailed interferometric measurements of the flatness of silicon mirrors approximately 1.5 by 2.1 mm made of bonded SOI material 10 um thick show a non-flatness of up to 0.3 waves (lambda=633um) when fabricated using the standard technology. For very large flat mirrors that are extremely thin as required in many applications, this flatness is not adequate.
SUMMARY OF THE INVENTION
In one aspect of the invention,a method of fabricating a Silicon-On-Insulator (SOI) bonded wafer structure includes oxidizing a device silicon wafer and bonding the oxidized device silicon wafer to a handle silicon wafer.
Embodiments of the invention may include one or more of the following features.
Fabricating the SOI bonded wafer structure can further include lapping the device silicon wafer down to a desired thickness and etching the device silicon wafer to define a mirror.
Fabricating the SOI bonded wafer structure can further include oxidizing the handle silicon wafer prior to bonding the oxidized device silicon wafer to the handle silicon wafer.
The oxidizing of the handler silicon wafer and the oxidizing of the device silicon wafer can each result in oxide films approximately equal to one-half of a desired thickness.
The device silicon wafer, the handle silicon wafer, or both of the silicon wafers can be made of polysilicon.
Among the advantages of the present invention are the following. If the buried oxide layer is grown on the device wafer instead of the handle wafer, the flatness of a silicon mirror fabricated with an SOI manufacturing process so modified may be substantially improved. Similar results may be obtained if an oxide film half the desired thickness is grown on both the handle and device wafers, or the oxide film is split between the two wafers in some other manner.
Other features and advantages of the invention will be apparent from the following detailed description and from the claims.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a side view of a prior art silicon bonded wafer structure.
FIG. 2 is a side view of micro-mirror structure fabricated from a silicon bonded wafer structure.
FIG. 3 is a side view of a silicon bonded wafer structure fabricated using a thermally oxidized device wafer.
FIG. 4 is a side view of a silicon bonded wafer structure fabricated using thermally oxidized handle and device wafers.
The oxidizing of the handler silicon wafer and the oxidizing of the device silicon wafer can each result in oxide films approximately equal to one-half of a desired thickness.
The device silicon wafer, the handle silicon wafer, or both of the silicon wafers can be made of polysilicon.
Among the advantages of the present invention are the following. If the buried oxide layer is grown on the device wafer instead of the handle wafer, the flatness of a silicon mirror fabricated with an SOI manufacturing process so modified may be substantially improved. Similar results may be obtained if an oxide film half the desired thickness is grown on both the handle and device wafers, or the oxide film is split between the two wafers in some other manner.
Other features and advantages of the invention will be apparent from the following detailed description and from the claims.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a side view of a prior art silicon bonded wafer structure.
FIG. 2 is a side view of micro-mirror structure fabricated from a silicon bonded wafer structure.
FIG. 3 is a side view of a silicon bonded wafer structure fabricated using a thermally oxidized device wafer.
FIG. 4 is a side view of a silicon bonded wafer structure fabricated using thermally oxidized handle and device wafers.
FIG. 5 is a side view of a bonded wafer structure fabricated using polysilicon instead of single crystal silicon as the device wafer.
FIG. 6 is a schematic depiction of polysilicon resistive sensors arranged in a Wheatstone bridge arrangement for measuring torque.
DETAILED DESCRIPTION
Referring to FIG. l, a prior art silicon bonded wafer structure 10 including a set of bonded wafers, more particularly, a handle wafer 12 and a device wafer 14, separated by an oxide layer 16, is shown. Using conventional fabrication techniques, the wafers are bonded as follows. The handle wafer 12 is thermally oxidized to form the oxide layer 16, which typically has a thickness of a few thousand Angstrom. The device wafer 14 is bonded to the oxidized handle wafer 12. Once bonded, the device wafer 14 is lapped down or otherwise thinned to a required thickness.
Referring to FIG. 2, a micro-mirror structure 20 produced from the silicon bonded wafer structure 10 (of FIG. 1) is shown. To transform the silicon bonded wafer structure 10 to the micro-mirror structure 20, etching is performed and a moveable mirror 32 is defined in the device wafer 14. This process is described in U.S. Patent Application Serial Nos.
5,629,790 and 6,044,705, both to Neukermans et al., both incorporated herein by reference. It is found that for very large thin mirrors (e. g., several mm in size and 2-10 micron thick) produced by this process, there are some residual stresses that make such mirrors marginal for use in very demanding optical applications.
Referring to FIG. 3, an enhanced silicon bonded wafer structure 30 includes the handle wafer 12, the device wafer 14 and the oxide layer 16 disposed therebetween. In order to fabricate the enhanced silicon bonded wafer structure 30, the device wafer 14 is thermally oxidized to form the oxide layer 16. The oxidized device wafer 14 and handle wafer 12 are bonded, and the device wafer 14 is thinned. A micro-mirror structure is provided from the silicon bonded wafer structure 30 using techniques as shown and described in FIG. 2. The mirrors manufactured on the silicon bonded wafer structure 30 are much flatter than those manufactured using conventionally provided a set of bonded wafers.
Other embodiments are contemplated. For example, and with reference to FIG. 4, both the handle wafer 12 and the device wafer 14 can be oxidized to form the oxide layer 16 prior to bonding. The wafers 12, 14 may be oxidized with the same or different thickness. Preferably, the thickness of the oxide grown on the handle wafer 12 is equal to or less than the thickness of the oxide grown on the device wafer 14.
Specifically, using a buried oxide layer of 4000A and a device wafer or device silicon layer of 10 microns, a mirror 1.5 by 2.1 mm shows an average non-flatness (lambda=633nm) of:
0.22 waves when the handle wafer is oxidized 4000A; 0.11 waves when the device wafer is oxidized 4000A; and 0.12 waves when the handle and device wafers are both oxidized 2000A.
Removal of an interfacial silicon layer on the device wafer 16 by a very short chemical etch after removing the buried oxide layer further relieves built-in stresses.
FIG. 6 is a schematic depiction of polysilicon resistive sensors arranged in a Wheatstone bridge arrangement for measuring torque.
DETAILED DESCRIPTION
Referring to FIG. l, a prior art silicon bonded wafer structure 10 including a set of bonded wafers, more particularly, a handle wafer 12 and a device wafer 14, separated by an oxide layer 16, is shown. Using conventional fabrication techniques, the wafers are bonded as follows. The handle wafer 12 is thermally oxidized to form the oxide layer 16, which typically has a thickness of a few thousand Angstrom. The device wafer 14 is bonded to the oxidized handle wafer 12. Once bonded, the device wafer 14 is lapped down or otherwise thinned to a required thickness.
Referring to FIG. 2, a micro-mirror structure 20 produced from the silicon bonded wafer structure 10 (of FIG. 1) is shown. To transform the silicon bonded wafer structure 10 to the micro-mirror structure 20, etching is performed and a moveable mirror 32 is defined in the device wafer 14. This process is described in U.S. Patent Application Serial Nos.
5,629,790 and 6,044,705, both to Neukermans et al., both incorporated herein by reference. It is found that for very large thin mirrors (e. g., several mm in size and 2-10 micron thick) produced by this process, there are some residual stresses that make such mirrors marginal for use in very demanding optical applications.
Referring to FIG. 3, an enhanced silicon bonded wafer structure 30 includes the handle wafer 12, the device wafer 14 and the oxide layer 16 disposed therebetween. In order to fabricate the enhanced silicon bonded wafer structure 30, the device wafer 14 is thermally oxidized to form the oxide layer 16. The oxidized device wafer 14 and handle wafer 12 are bonded, and the device wafer 14 is thinned. A micro-mirror structure is provided from the silicon bonded wafer structure 30 using techniques as shown and described in FIG. 2. The mirrors manufactured on the silicon bonded wafer structure 30 are much flatter than those manufactured using conventionally provided a set of bonded wafers.
Other embodiments are contemplated. For example, and with reference to FIG. 4, both the handle wafer 12 and the device wafer 14 can be oxidized to form the oxide layer 16 prior to bonding. The wafers 12, 14 may be oxidized with the same or different thickness. Preferably, the thickness of the oxide grown on the handle wafer 12 is equal to or less than the thickness of the oxide grown on the device wafer 14.
Specifically, using a buried oxide layer of 4000A and a device wafer or device silicon layer of 10 microns, a mirror 1.5 by 2.1 mm shows an average non-flatness (lambda=633nm) of:
0.22 waves when the handle wafer is oxidized 4000A; 0.11 waves when the device wafer is oxidized 4000A; and 0.12 waves when the handle and device wafers are both oxidized 2000A.
Removal of an interfacial silicon layer on the device wafer 16 by a very short chemical etch after removing the buried oxide layer further relieves built-in stresses.
Although not shown, a single crystal silicon device layer also allows for the incorporation of high sensitivity shear sensors, which allow the positioning of mirrors in micro-mirror structures like the one shown in FIG. 2 with great accuracy.
In yet another embodiment, an SOI structure that includes polysilicon is used to produce a more ductile material.
Referring to FIG. 5, a silicon bonded wafer structure 50 includes the handle wafer 12 and the oxide wafer 16, but the single crystal device wafer 14 (of FIGS. 1-4) is replaced by a polysilicon device wafer 52, of the same size. The polysilicon wafer 52 is lapped down to the desired thickness and, after etching, gives rise to the structure 50. The top layer 52 is polysilicon, and, as before, the intermediate layer 16 is oxide and the bottom layer 12 is a single crystal silicon layer. The polysilicon wafer yields a thick (5-100 micron), stress free layer of polysilicon that is suitable as a mirror plate. The resultant layer of polysilicon is then treated as the single crystal layer for purposes of mirror construction. The polysilicon layer can be used to define polysilicon hinge sensors as well, and in the same manner as single crystal silicon.
The handle wafer 12 can also be made of polysilicon.
Thus, one or both of the wafers 12, 14 can be made of polysilicon and an oxide formed on the device wafer 14 (whether it be made of polysilicon or single crystal silicon) as described above.
Referring to FIG. 6, a partial view of a hinge 60 shows four polysilicon resistive sensors 62 placed in a Wheatstone bridge type arrangement 64 so that the output corresponds to a shear measurement, that is, the diagonal axis of the Wheatstone bridge 64 is along the direction of hinge 62.
Applying voltage to a-a produces an output b-b if shear is present. This arrangement is similar to that of measuring torque with classical strain gauges. It may be noted that the polysilicon hinge sensors are not as sensitive as those made from the single crystal silicon.
Other embodiments are within the scope of the to following claims.
What is claimed is:
In yet another embodiment, an SOI structure that includes polysilicon is used to produce a more ductile material.
Referring to FIG. 5, a silicon bonded wafer structure 50 includes the handle wafer 12 and the oxide wafer 16, but the single crystal device wafer 14 (of FIGS. 1-4) is replaced by a polysilicon device wafer 52, of the same size. The polysilicon wafer 52 is lapped down to the desired thickness and, after etching, gives rise to the structure 50. The top layer 52 is polysilicon, and, as before, the intermediate layer 16 is oxide and the bottom layer 12 is a single crystal silicon layer. The polysilicon wafer yields a thick (5-100 micron), stress free layer of polysilicon that is suitable as a mirror plate. The resultant layer of polysilicon is then treated as the single crystal layer for purposes of mirror construction. The polysilicon layer can be used to define polysilicon hinge sensors as well, and in the same manner as single crystal silicon.
The handle wafer 12 can also be made of polysilicon.
Thus, one or both of the wafers 12, 14 can be made of polysilicon and an oxide formed on the device wafer 14 (whether it be made of polysilicon or single crystal silicon) as described above.
Referring to FIG. 6, a partial view of a hinge 60 shows four polysilicon resistive sensors 62 placed in a Wheatstone bridge type arrangement 64 so that the output corresponds to a shear measurement, that is, the diagonal axis of the Wheatstone bridge 64 is along the direction of hinge 62.
Applying voltage to a-a produces an output b-b if shear is present. This arrangement is similar to that of measuring torque with classical strain gauges. It may be noted that the polysilicon hinge sensors are not as sensitive as those made from the single crystal silicon.
Other embodiments are within the scope of the to following claims.
What is claimed is:
Claims (6)
1. A method of fabricating a Silicon-On-Insulator (SOI) bonded wafer structure comprising:
oxidizing a surface portion of a device silicon wafer;
and bonding the oxidized surface portion of the device silicon wafer to a handle silicon wafer.
oxidizing a surface portion of a device silicon wafer;
and bonding the oxidized surface portion of the device silicon wafer to a handle silicon wafer.
2. The method of claim 1, further comprising:
lapping the device silicon wafer down to a desired thickness; and etching the device silicon wafer to define a mirror.
lapping the device silicon wafer down to a desired thickness; and etching the device silicon wafer to define a mirror.
3. The method of claim 2, further comprising:
oxidizing the handle silicon wafer prior to bonding the oxidized device silicon wafer to the handle silicon wafer.
oxidizing the handle silicon wafer prior to bonding the oxidized device silicon wafer to the handle silicon wafer.
4. The method of claim 3, wherein the oxidizing of the handler silicon wafer and the oxidizing of the device silicon wafer each result in oxide films approximately equal to one-half of a desired thickness.
5. The method of claim 1, wherein the device silicon wafer is made of single crystal silicon.
6. The method of claim 1, wherein the handle silicon wafer is made of single crystal silicon.
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17632500P | 2000-01-18 | 2000-01-18 | |
US60/176,325 | 2000-01-18 | ||
US71591600A | 2000-11-16 | 2000-11-16 | |
US09/715,916 | 2000-11-16 | ||
PCT/US2001/001758 WO2001054176A1 (en) | 2000-01-18 | 2001-01-18 | Wafer bonding techniques to minimize built-in stress of silicon microstructures and micro-mirrors |
Publications (1)
Publication Number | Publication Date |
---|---|
CA2397760A1 true CA2397760A1 (en) | 2001-07-26 |
Family
ID=26872109
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CA002397760A Abandoned CA2397760A1 (en) | 2000-01-18 | 2001-01-18 | Wafer bonding techniques to minimize built-in stress of silicon microstructures and micro-mirrors |
Country Status (4)
Country | Link |
---|---|
EP (1) | EP1254479A1 (en) |
AU (1) | AU2001230982A1 (en) |
CA (1) | CA2397760A1 (en) |
WO (1) | WO2001054176A1 (en) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100549866B1 (en) * | 2001-08-22 | 2006-02-08 | 고려대학교 산학협력단 | Pharmaceutic ingredient for medical treatment and prevention of cancer |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4580568A (en) | 1984-10-01 | 1986-04-08 | Cook, Incorporated | Percutaneous endovascular stent and method for insertion thereof |
NL8501773A (en) * | 1985-06-20 | 1987-01-16 | Philips Nv | METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICES |
US4902508A (en) | 1988-07-11 | 1990-02-20 | Purdue Research Foundation | Tissue graft composition |
JPH05136014A (en) * | 1991-11-15 | 1993-06-01 | Sumitomo Metal Mining Co Ltd | Manufacture of laminated soi substrate |
JPH0774329A (en) * | 1993-09-06 | 1995-03-17 | Toshiba Corp | Semiconductor device |
US5629790A (en) * | 1993-10-18 | 1997-05-13 | Neukermans; Armand P. | Micromachined torsional scanner |
US5597410A (en) * | 1994-09-15 | 1997-01-28 | Yen; Yung C. | Method to make a SOI wafer for IC manufacturing |
US5554389A (en) | 1995-04-07 | 1996-09-10 | Purdue Research Foundation | Urinary bladder submucosa derived tissue graft |
US5733337A (en) | 1995-04-07 | 1998-03-31 | Organogenesis, Inc. | Tissue repair fabric |
US5755791A (en) | 1996-04-05 | 1998-05-26 | Purdue Research Foundation | Perforated submucosal tissue graft constructs |
WO1998022158A2 (en) | 1996-08-23 | 1998-05-28 | Cook Biotech, Incorporated | Graft prosthesis, materials and methods |
CA2274082A1 (en) | 1996-12-10 | 1998-06-18 | Purdue Research Foundation | Gastric submucosal tissue as a novel diagnostic tool |
AU720274B2 (en) | 1996-12-10 | 2000-05-25 | Purdue Research Foundation | Stomach submucosa derived tissue graft |
JP4638562B2 (en) | 1996-12-10 | 2011-02-23 | パーデュー・リサーチ・ファウンデーション | Biological material derived from vertebrate liver tissue |
-
2001
- 2001-01-18 EP EP01903124A patent/EP1254479A1/en not_active Withdrawn
- 2001-01-18 AU AU2001230982A patent/AU2001230982A1/en not_active Abandoned
- 2001-01-18 CA CA002397760A patent/CA2397760A1/en not_active Abandoned
- 2001-01-18 WO PCT/US2001/001758 patent/WO2001054176A1/en not_active Application Discontinuation
Also Published As
Publication number | Publication date |
---|---|
EP1254479A1 (en) | 2002-11-06 |
AU2001230982A1 (en) | 2001-07-31 |
WO2001054176A1 (en) | 2001-07-26 |
WO2001054176A9 (en) | 2003-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW505613B (en) | Staggered torsional electrostatic combdrive and method of forming same | |
Su et al. | Surface-micromachined 2-D optical scanners with high-performance single-crystalline silicon micromirrors | |
US6038928A (en) | Miniature gauge pressure sensor using silicon fusion bonding and back etching | |
US7796267B2 (en) | System, method and apparatus for a micromachined interferometer using optical splitting | |
Enikov et al. | Three-dimensional microfabrication for a multi-degree-of-freedom capacitive force sensor using fibre-chip coupling | |
TW201017739A (en) | A method of initiating molecular bonding | |
US10261106B2 (en) | Photonic probe for atomic force microscopy | |
US8828243B2 (en) | Scanning probe having integrated silicon tip with cantilever | |
Nee et al. | Lightweight, optically flat micromirrors for fast beam steering | |
Cao et al. | Curvature compensation in micromirrors with high-reflectivity optical coatings | |
Jeong et al. | Split-frame gimbaled two-dimensional MEMS scanner for miniature dual-axis confocal microendoscopes fabricated by front-side processing | |
US6934063B2 (en) | MEMS mirror | |
US7682030B2 (en) | Deformable mirror apparatus | |
CA2397760A1 (en) | Wafer bonding techniques to minimize built-in stress of silicon microstructures and micro-mirrors | |
CA2384889C (en) | Temporary bridge for micro machined structures | |
US7981303B2 (en) | Method of manufacturing monocrystalline silicon micromirrors | |
JP2003315724A (en) | Vibrating mirror and method for manufacturing the same, optical scanner, and image forming device | |
Sasaki et al. | Arbitrary Shaped Backside Reinforcement for Two Dimensional Resonant Micromirrors | |
JP2002350259A (en) | Semiconductor pressure senor and its manufacturing method | |
Kronast et al. | Development of a focusing micromirror device with an in-plane stress relief structure in silicon-on-insulator technology | |
JP4558745B2 (en) | Optical component and method for manufacturing the same | |
JP2001066208A (en) | Semiconductor pressure measuring device and manufacturing method thereof | |
Kronast et al. | Development of a focusing micromirror device with an in-plane stress relief structure in SOI technology | |
KR100888076B1 (en) | A method for manufacturing a micro-mirror using a self-aligned electrode | |
JPH06221945A (en) | Semiconductor pressure sensor and manufacture thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FZDE | Discontinued |